/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 and * only version 2 as published by the Free Software Foundation. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. */ /include/ "skeleton.dtsi" / { model = "Qualcomm MSM 8610"; compatible = "qcom,msm8610"; interrupt-parent = <&intc>; memory { qsecom_mem: qsecom_region { linux,contiguous-region; reg = <0 0x100000>; label = "qsecom_mem"; }; }; aliases { sdhc1 = &sdhc_1; /* SDC1 eMMC slot */ sdhc2 = &sdhc_2; /* SDC2 SD card slot */ spi4 = &spi_4; }; soc: soc { }; }; /include/ "msm8610-camera.dtsi" /include/ "msm-iommu-v0.dtsi" /include/ "msm8610-ion.dtsi" /include/ "msm8610-gpu.dtsi" /include/ "msm-gdsc.dtsi" /include/ "msm8610-coresight.dtsi" /include/ "msm8610-pm.dtsi" /include/ "msm8610-smp2p.dtsi" /include/ "msm8610-bus.dtsi" /include/ "msm8610-mdss.dtsi" &soc { #address-cells = <1>; #size-cells = <1>; ranges; intc: interrupt-controller@f9000000 { compatible = "qcom,msm-qgic2"; interrupt-controller; #interrupt-cells = <3>; reg = <0xf9000000 0x1000>, <0xf9002000 0x1000>; }; msmgpio: gpio@fd510000 { compatible = "qcom,msm-gpio"; interrupt-controller; #interrupt-cells = <2>; reg = <0xfd510000 0x4000>; gpio-controller; #gpio-cells = <2>; ngpio = <102>; interrupts = <0 208 0>; qcom,direct-connect-irqs = <8>; }; qcom,mpm2-sleep-counter@fc4a3000 { compatible = "qcom,mpm2-sleep-counter"; reg = <0xfc4a3000 0x1000>; clock-frequency = <32768>; }; timer { compatible = "arm,armv7-timer"; interrupts = <1 2 0 1 3 0>; clock-frequency = <19200000>; }; timer@f9020000 { #address-cells = <1>; #size-cells = <1>; ranges; compatible = "arm,armv7-timer-mem"; reg = <0xf9020000 0x1000>; clock-frequency = <19200000>; frame@f9021000 { frame-number = <0>; interrupts = <0 8 0x4>, <0 7 0x4>; reg = <0xf9021000 0x1000>, <0xf9022000 0x1000>; }; frame@f9023000 { frame-number = <1>; interrupts = <0 9 0x4>; reg = <0xf9023000 0x1000>; status = "disabled"; }; frame@f9024000 { frame-number = <2>; interrupts = <0 10 0x4>; reg = <0xf9024000 0x1000>; status = "disabled"; }; frame@f9025000 { frame-number = <3>; interrupts = <0 11 0x4>; reg = <0xf9025000 0x1000>; status = "disabled"; }; frame@f9026000 { frame-number = <4>; interrupts = <0 12 0x4>; reg = <0xf9026000 0x1000>; status = "disabled"; }; frame@f9027000 { frame-number = <5>; interrupts = <0 13 0x4>; reg = <0xf9027000 0x1000>; status = "disabled"; }; frame@f9028000 { frame-number = <6>; interrupts = <0 14 0x4>; reg = <0xf9028000 0x1000>; status = "disabled"; }; }; qcom,msm-adsp-loader { compatible = "qcom,adsp-loader"; qcom,adsp-state = <0>; }; qcom,msm-audio-ion { compatible = "qcom,msm-audio-ion"; qcom,smmu-enabled; }; qcom,msm-imem@fe805000 { compatible = "qcom,msm-imem"; reg = <0xfe805000 0x1000>; /* Address and size of IMEM */ }; serial@f991f000 { compatible = "qcom,msm-lsuart-v14"; reg = <0xf991f000 0x1000>; interrupts = <0 109 0>; status = "disabled"; }; serial@f991e000 { compatible = "qcom,msm-lsuart-v14"; reg = <0xf991e000 0x1000>; interrupts = <0 108 0>; status = "disabled"; }; qcom,vidc@fdc00000 { compatible = "qcom,msm-vidc"; qcom,vidc-ns-map = <0x40000000 0x40000000>; qcom,iommu-groups = <&q6_domain_ns>; qcom,iommu-group-buffer-types = <0xfff>; qcom,buffer-type-tz-usage-map = <0x1 0x1>, <0x1fe 0x2>; qcom,hfi = "q6"; qcom,max-hw-load = <108000>; /* 720p @ 30 * 1 */ }; qcom,usbbam@f9a44000 { compatible = "qcom,usb-bam-msm"; reg = <0xf9a44000 0x11000>; reg-names = "hsusb"; interrupts = <0 135 0>; interrupt-names = "hsusb"; qcom,usb-bam-num-pipes = <16>; qcom,usb-bam-fifo-baseaddr = <0xfe803000>; qcom,ignore-core-reset-ack; qcom,disable-clk-gating; qcom,pipe0 { label = "hsusb-qdss-in-0"; qcom,usb-bam-mem-type = <3>; qcom,bam-type = <1>; qcom,dir = <1>; qcom,pipe-num = <0>; qcom,peer-bam = <1>; qcom,src-bam-physical-address = <0xfc37c000>; qcom,src-bam-pipe-index = <0>; qcom,dst-bam-physical-address = <0xf9a44000>; qcom,dst-bam-pipe-index = <2>; qcom,data-fifo-offset = <0x0>; qcom,data-fifo-size = <0x600>; qcom,descriptor-fifo-offset = <0x600>; qcom,descriptor-fifo-size = <0x200>; }; }; usb@f9a55000 { compatible = "qcom,hsusb-otg"; reg = <0xf9a55000 0x400>; interrupts = <0 134 0>, <0 140 0>; interrupt-names = "core_irq", "async_irq"; HSUSB_VDDCX-supply = <&pm8110_s1>; HSUSB_1p8-supply = <&pm8110_l10>; HSUSB_3p3-supply = <&pm8110_l20>; qcom,hsusb-otg-phy-type = <2>; qcom,hsusb-otg-mode = <1>; qcom,hsusb-otg-otg-control = <2>; qcom,hsusb-otg-disable-reset; qcom,dp-manual-pullup; qcom,msm-bus,name = "usb2"; qcom,msm-bus,num-cases = <2>; qcom,msm-bus,active-only = <0>; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = <87 512 0 0>, <87 512 60000 960000>; }; android_usb@fe8050c8 { compatible = "qcom,android-usb"; reg = <0xfe8050c8 0xc8>; }; sdcc1: qcom,sdcc@f9824000 { cell-index = <1>; /* SDC1 eMMC slot */ compatible = "qcom,msm-sdcc"; reg = <0xf9824000 0x800>, <0xf9824800 0x100>, <0xf9804000 0x7000>; reg-names = "core_mem", "dml_mem", "bam_mem"; interrupts = <0 123 0>, <0 137 0>; interrupt-names = "core_irq", "bam_irq"; vdd-supply = <&pm8110_l17>; qcom,vdd-always-on; qcom,vdd-lpm-sup; qcom,vdd-voltage-level = <2900000 2900000>; qcom,vdd-current-level = <9000 400000>; vdd-io-supply = <&pm8110_l6>; qcom,vdd-io-always-on; qcom,vdd-io-lpm-sup; qcom,vdd-io-voltage-level = <1800000 1800000>; qcom,vdd-io-current-level = <9000 60000>; qcom,pad-pull-on = <0x0 0x3 0x3>; /* no-pull, pull-up, pull-up */ qcom,pad-pull-off = <0x0 0x3 0x3>; /* no-pull, pull-up, pull-up */ qcom,pad-drv-on = <0x4 0x4 0x4>; /* 10mA, 10mA, 10mA */ qcom,pad-drv-off = <0x0 0x0 0x0>; /* 2mA, 2mA, 2mA */ qcom,clk-rates = <400000 25000000 50000000 100000000 200000000>; qcom,sup-voltages = <2900 2900>; qcom,bus-width = <8>; qcom,nonremovable; qcom,bus-speed-mode = "HS200_1p8v", "DDR_1p8v"; status = "disabled"; }; sdcc2: qcom,sdcc@f98a4000 { cell-index = <2>; /* SDC2 SD card slot */ compatible = "qcom,msm-sdcc"; reg = <0xf98a4000 0x800>, <0xf98a4800 0x100>, <0xf9884000 0x7000>; reg-names = "core_mem", "dml_mem", "bam_mem"; interrupts = <0 125 0>, <0 220 0>; interrupt-names = "core_irq", "bam_irq"; vdd-supply = <&pm8110_l18>; qcom,vdd-voltage-level = <2950000 2950000>; qcom,vdd-current-level = <9000 400000>; vdd-io-supply = <&pm8110_l21>; qcom,vdd-io-voltage-level = <1800000 2950000>; qcom,vdd-io-current-level = <9000 50000>; qcom,pad-pull-on = <0x0 0x3 0x3>; /* no-pull, pull-up, pull-up */ qcom,pad-pull-off = <0x0 0x3 0x3>; /* no-pull, pull-up, pull-up */ qcom,pad-drv-on = <0x4 0x4 0x4>; /* 10mA, 10mA, 10mA */ qcom,pad-drv-off = <0x0 0x0 0x0>; /* 2mA, 2mA, 2mA */ qcom,clk-rates = <400000 25000000 50000000 100000000 200000000>; qcom,sup-voltages = <2950 2950>; qcom,bus-width = <4>; qcom,xpc; qcom,bus-speed-mode = "SDR12", "SDR25", "SDR50", "DDR50", "SDR104"; qcom,current-limit = <800>; status = "disabled"; }; sdhc_1: sdhci@f9824900 { compatible = "qcom,sdhci-msm"; reg = <0xf9824900 0x11c>, <0xf9824000 0x800>; reg-names = "hc_mem", "core_mem"; interrupts = <0 123 0>, <0 138 0>; interrupt-names = "hc_irq", "pwr_irq"; qcom,bus-width = <8>; status = "disabled"; }; sdhc_2: sdhci@f98a4900 { compatible = "qcom,sdhci-msm"; reg = <0xf98a4900 0x11c>, <0xf98a4000 0x800>; reg-names = "hc_mem", "core_mem"; interrupts = <0 125 0>, <0 221 0>; interrupt-names = "hc_irq", "pwr_irq"; qcom,bus-width = <4>; status = "disabled"; }; qcom,sps { compatible = "qcom,msm_sps"; qcom,device-type = <3>; }; qcom,smem@d900000 { compatible = "qcom,smem"; reg = <0xd900000 0x100000>, <0xf9011000 0x1000>, <0xfc428000 0x4000>; reg-names = "smem", "irq-reg-base", "aux-mem1"; qcom,smd-modem { compatible = "qcom,smd"; qcom,smd-edge = <0>; qcom,smd-irq-offset = <0x8>; qcom,smd-irq-bitmask = <0x1000>; qcom,pil-string = "modem"; interrupts = <0 25 1>; }; qcom,smsm-modem { compatible = "qcom,smsm"; qcom,smsm-edge = <0>; qcom,smsm-irq-offset = <0x8>; qcom,smsm-irq-bitmask = <0x2000>; interrupts = <0 26 1>; }; qcom,smd-adsp { compatible = "qcom,smd"; qcom,smd-edge = <1>; qcom,smd-irq-offset = <0x8>; qcom,smd-irq-bitmask = <0x100>; qcom,pil-string = "adsp"; interrupts = <0 156 1>; }; qcom,smsm-adsp { compatible = "qcom,smsm"; qcom,smsm-edge = <1>; qcom,smsm-irq-offset = <0x8>; qcom,smsm-irq-bitmask = <0x200>; interrupts = <0 157 1>; }; qcom,smd-wcnss { compatible = "qcom,smd"; qcom,smd-edge = <6>; qcom,smd-irq-offset = <0x8>; qcom,smd-irq-bitmask = <0x20000>; qcom,pil-string = "wcnss"; interrupts = <0 142 1>; }; qcom,smsm-wcnss { compatible = "qcom,smsm"; qcom,smsm-edge = <6>; qcom,smsm-irq-offset = <0x8>; qcom,smsm-irq-bitmask = <0x80000>; interrupts = <0 144 1>; }; qcom,smd-rpm { compatible = "qcom,smd"; qcom,smd-edge = <15>; qcom,smd-irq-offset = <0x8>; qcom,smd-irq-bitmask = <0x1>; interrupts = <0 168 1>; qcom,irq-no-suspend; }; }; rpm_bus: qcom,rpm-smd { compatible = "qcom,rpm-smd"; rpm-channel-name = "rpm_requests"; rpm-channel-type = <15>; /* SMD_APPS_RPM */ rpm-standalone; }; qcom,bcl { compatible = "qcom,bcl"; }; qcom,msm-mem-hole { compatible = "qcom,msm-mem-hole"; qcom,memblock-remove = <0x07B00000 0x6400000>; /* Address and Size of Hole */ }; qcom,wdt@f9017000 { compatible = "qcom,msm-watchdog"; reg = <0xf9017000 0x1000>; interrupts = <0 3 0>, <0 4 0>; qcom,bark-time = <11000>; qcom,pet-time = <10000>; qcom,ipi-ping; }; qcom,acpuclk@f9011050 { compatible = "qcom,acpuclk-a7"; reg = <0xf9011050 0x8>; reg-names = "rcg_base"; a7_cpu-supply = <&apc_vreg_corner>; }; spmi_bus: qcom,spmi@fc4c0000 { cell-index = <0>; compatible = "qcom,spmi-pmic-arb"; reg-names = "core", "intr", "cnfg"; reg = <0xfc4cf000 0x1000>, <0Xfc4cb000 0x1000>, <0Xfc4ca000 0x1000>; /* 190,ee0_krait_hlos_spmi_periph_irq */ /* 187,channel_0_krait_hlos_trans_done_irq */ interrupts = <0 190 0>, <0 187 0>; qcom,pmic-arb-ee = <0>; qcom,pmic-arb-channel = <0>; }; i2c@f9923000 { /* BLSP-1 QUP-1 */ cell-index = <1>; compatible = "qcom,i2c-qup"; #address-cells = <1>; #size-cells = <0>; reg-names = "qup_phys_addr"; reg = <0xf9923000 0x1000>; interrupt-names = "qup_err_intr"; interrupts = <0 95 0>; qcom,i2c-bus-freq = <100000>; qcom,i2c-src-freq = <19200000>; qcom,sda-gpio = <&msmgpio 2 0>; qcom,scl-gpio = <&msmgpio 3 0>; }; i2c_cdc: i2c@f9927000 { /* BLSP1 QUP5 */ cell-index = <5>; compatible = "qcom,i2c-qup"; #address-cells = <1>; #size-cells = <0>; reg-names = "qup_phys_addr"; reg = <0xf9927000 0x1000>; interrupt-names = "qup_err_intr"; interrupts = <0 99 0>; qcom,i2c-bus-freq = <100000>; }; i2c: i2c@f9928000 { /* BLSP1 QUP6 */ cell-index = <6>; compatible = "qcom,i2c-qup"; #address-cells = <1>; #size-cells = <0>; reg-names = "qup_phys_addr"; reg = <0xf9928000 0x1000>; interrupt-names = "qup_err_intr"; interrupts = <0 100 0>; qcom,i2c-bus-freq = <100000>; qcom,i2c-src-freq = <19200000>; qcom,sda-gpio = <&msmgpio 16 0>; qcom,scl-gpio = <&msmgpio 17 0>; }; i2c@f9925000 { /* BLSP-1 QUP-3 */ cell-index = <0>; compatible = "qcom,i2c-qup"; #address-cells = <1>; #size-cells = <0>; reg-names = "qup_phys_addr"; reg = <0xf9925000 0x1000>; interrupt-names = "qup_err_intr"; interrupts = <0 97 0>; qcom,i2c-bus-freq = <100000>; }; spi_4: spi@f9926000 { /* BLSP1 QUP4 */ compatible = "qcom,spi-qup-v2"; #address-cells = <1>; #size-cells = <0>; reg-names = "spi_physical", "spi_bam_physical"; reg = <0xf9926000 0x1000>, <0xf9904000 0x15000>; interrupt-names = "spi_irq", "spi_bam_irq"; interrupts = <0 98 0>, <0 238 0>; spi-max-frequency = <50000000>; gpios = <&msmgpio 89 0>, /* CLK */ <&msmgpio 87 0>, /* MISO */ <&msmgpio 86 0>; /* MOSI */ cs-gpios = <&msmgpio 88 0>; qcom,infinite-mode = <0>; qcom,use-bam; qcom,ver-reg-exists; qcom,bam-consumer-pipe-index = <18>; qcom,bam-producer-pipe-index = <19>; }; qcom,pronto@fb21b000 { compatible = "qcom,pil-pronto"; reg = <0xfb21b000 0x3000>, <0xfc401700 0x4>, <0xfd485300 0xc>; reg-names = "pmu_base", "clk_base", "halt_base"; interrupts = <0 149 1>; vdd_pronto_pll-supply = <&pm8110_l10>; qcom,firmware-name = "wcnss"; /* GPIO inputs from wcnss */ qcom,gpio-err-fatal = <&smp2pgpio_ssr_smp2p_4_in 0 0>; qcom,gpio-err-ready = <&smp2pgpio_ssr_smp2p_4_in 1 0>; qcom,gpio-proxy-unvote = <&smp2pgpio_ssr_smp2p_4_in 2 0>; /* GPIO output to wcnss */ qcom,gpio-force-stop = <&smp2pgpio_ssr_smp2p_4_out 0 0>; }; qcom,iris-fm { compatible = "qcom,iris_fm"; }; sound { compatible = "qcom,msm8x10-audio-codec"; qcom,model = "msm8x10-snd-card"; }; qcom,msm-pcm { compatible = "qcom,msm-pcm-dsp"; qcom,msm-pcm-dsp-id = <0>; }; qcom,msm-pcm-low-latency { compatible = "qcom,msm-pcm-dsp"; qcom,msm-pcm-dsp-id = <1>; qcom,msm-pcm-low-latency; }; qcom,msm-pcm-routing { compatible = "qcom,msm-pcm-routing"; }; qcom,msm-pcm-lpa { compatible = "qcom,msm-pcm-lpa"; }; qcom,msm-compr-dsp { compatible = "qcom,msm-compr-dsp"; }; qcom,msm-voip-dsp { compatible = "qcom,msm-voip-dsp"; }; qcom,msm-pcm-voice { compatible = "qcom,msm-pcm-voice"; }; qcom,msm-stub-codec { compatible = "qcom,msm-stub-codec"; }; qcom,msm-dai-fe { compatible = "qcom,msm-dai-fe"; }; qcom,msm-pcm-afe { compatible = "qcom,msm-pcm-afe"; }; qcom,msm-dai-mi2s { compatible = "qcom,msm-dai-mi2s"; qcom,msm-dai-q6-mi2s-prim { compatible = "qcom,msm-dai-q6-mi2s"; qcom,msm-dai-q6-mi2s-dev-id = <0>; qcom,msm-mi2s-rx-lines = <0>; qcom,msm-mi2s-tx-lines = <3>; }; qcom,msm-dai-q6-mi2s-sec { compatible = "qcom,msm-dai-q6-mi2s"; qcom,msm-dai-q6-mi2s-dev-id = <1>; qcom,msm-mi2s-rx-lines = <3>; qcom,msm-mi2s-tx-lines = <0>; }; }; qcom,msm-dai-q6 { compatible = "qcom,msm-dai-q6"; qcom,msm-dai-q6-bt-sco-rx { compatible = "qcom,msm-dai-q6-dev"; qcom,msm-dai-q6-dev-id = <12288>; }; qcom,msm-dai-q6-bt-sco-tx { compatible = "qcom,msm-dai-q6-dev"; qcom,msm-dai-q6-dev-id = <12289>; }; qcom,msm-dai-q6-int-fm-rx { compatible = "qcom,msm-dai-q6-dev"; qcom,msm-dai-q6-dev-id = <12292>; }; qcom,msm-dai-q6-int-fm-tx { compatible = "qcom,msm-dai-q6-dev"; qcom,msm-dai-q6-dev-id = <12293>; }; qcom,msm-dai-q6-be-afe-pcm-rx { compatible = "qcom,msm-dai-q6-dev"; qcom,msm-dai-q6-dev-id = <224>; }; qcom,msm-dai-q6-be-afe-pcm-tx { compatible = "qcom,msm-dai-q6-dev"; qcom,msm-dai-q6-dev-id = <225>; }; qcom,msm-dai-q6-afe-proxy-rx { compatible = "qcom,msm-dai-q6-dev"; qcom,msm-dai-q6-dev-id = <241>; }; qcom,msm-dai-q6-afe-proxy-tx { compatible = "qcom,msm-dai-q6-dev"; qcom,msm-dai-q6-dev-id = <240>; }; qcom,msm-dai-q6-incall-record-rx { compatible = "qcom,msm-dai-q6-dev"; qcom,msm-dai-q6-dev-id = <32771>; }; qcom,msm-dai-q6-incall-record-tx { compatible = "qcom,msm-dai-q6-dev"; qcom,msm-dai-q6-dev-id = <32772>; }; qcom,msm-dai-q6-incall-music-rx { compatible = "qcom,msm-dai-q6-dev"; qcom,msm-dai-q6-dev-id = <32773>; }; }; qcom,msm-pcm-hostless { compatible = "qcom,msm-pcm-hostless"; }; qcom,wcnss-wlan@fb000000 { compatible = "qcom,wcnss_wlan"; reg = <0xfb000000 0x280000>, <0xf9011008 0x04>; reg-names = "wcnss_mmio", "wcnss_fiq"; interrupts = <0 145 0>, <0 146 0>; interrupt-names = "wcnss_wlantx_irq", "wcnss_wlanrx_irq"; qcom,pronto-vddmx-supply = <&pm8110_l3>; qcom,pronto-vddcx-supply = <&pm8110_s1>; qcom,pronto-vddpx-supply = <&pm8110_l6>; qcom,iris-vddxo-supply = <&pm8110_l10>; qcom,iris-vddrfa-supply = <&pm8110_l5>; qcom,iris-vddpa-supply = <&pm8110_l16>; qcom,iris-vdddig-supply = <&pm8110_l5>; gpios = <&msmgpio 23 0>, <&msmgpio 24 0>, <&msmgpio 25 0>, <&msmgpio 26 0>, <&msmgpio 27 0>; qcom,has-pronto-hw; qcom,wlan-rx-buff-count = <256>; }; qcom,mss@fc880000 { compatible = "qcom,pil-q6v5-mss"; reg = <0xfc880000 0x100>, <0xfd485000 0x400>, <0xfc820000 0x020>, <0xfc401680 0x004>, <0xfd485194 0x4>; reg-names = "qdsp6_base", "halt_base", "rmb_base", "restart_reg", "cxrail_bhs_reg"; interrupts = <0 24 1>; vdd_cx-supply = <&pm8110_s1_corner>; vdd_mx-supply = <&pm8110_l3>; vdd_pll-supply = <&pm8110_l10>; qcom,vdd_pll = <1800000>; qcom,is-loadable; qcom,firmware-name = "mba"; qcom,pil-self-auth; /* GPIO inputs from mss */ qcom,gpio-err-fatal = <&smp2pgpio_ssr_smp2p_1_in 0 0>; qcom,gpio-err-ready = <&smp2pgpio_ssr_smp2p_1_in 1 0>; qcom,gpio-proxy-unvote = <&smp2pgpio_ssr_smp2p_1_in 2 0>; qcom,gpio-stop-ack = <&smp2pgpio_ssr_smp2p_1_in 3 0>; /* GPIO output to mss */ qcom,gpio-force-stop = <&smp2pgpio_ssr_smp2p_1_out 0 0>; }; qcom,lpass@fe200000 { compatible = "qcom,pil-q6v5-lpass"; reg = <0xfe200000 0x00100>, <0xfd485100 0x00010>, <0xfc4016c0 0x00004>; reg-names = "qdsp6_base", "halt_base", "restart_reg"; interrupts = <0 162 1>; vdd_cx-supply = <&pm8110_s1_corner>; qcom,firmware-name = "adsp"; /* GPIO inputs from lpass */ qcom,gpio-err-fatal = <&smp2pgpio_ssr_smp2p_2_in 0 0>; qcom,gpio-proxy-unvote = <&smp2pgpio_ssr_smp2p_2_in 2 0>; qcom,gpio-err-ready = <&smp2pgpio_ssr_smp2p_2_in 1 0>; /* GPIO output to lpass */ qcom,gpio-force-stop = <&smp2pgpio_ssr_smp2p_2_out 0 0>; }; tsens: tsens@fc4a8000 { compatible = "qcom,msm-tsens"; reg = <0xfc4a8000 0x2000>, <0xfc4b8000 0x1000>; reg-names = "tsens_physical", "tsens_eeprom_physical"; interrupts = <0 184 0>; qcom,sensors = <2>; qcom,slope = <2901 2846>; qcom,calib-mode = "fuse_map3"; qcom,sensor-id = <0 5>; }; qcom,msm-thermal { compatible = "qcom,msm-thermal"; qcom,sensor-id = <5>; qcom,poll-ms = <250>; qcom,limit-temp = <60>; qcom,temp-hysteresis = <10>; qcom,freq-step = <2>; qcom,freq-control-mask = <0xf>; }; qcom,ipc-spinlock@fd484000 { compatible = "qcom,ipc-spinlock-sfpb"; reg = <0xfd484000 0x400>; qcom,num-locks = <8>; }; qcom,bam_dmux@fc834000 { compatible = "qcom,bam_dmux"; reg = <0xfc834000 0x7000>; interrupts = <0 29 1>; }; qcom,qseecom@7B00000 { compatible = "qcom,qseecom"; reg = <0x7B00000 0x500000>; reg-names = "secapp-region"; qcom,disk-encrypt-pipe-pair = <2>; qcom,hlos-ce-hw-instance = <0>; qcom,qsee-ce-hw-instance = <0>; qcom,msm-bus,name = "qseecom-noc"; qcom,msm-bus,num-cases = <4>; qcom,msm-bus,active-only = <0>; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = <55 512 0 0>, <55 512 3936000 393600>, <55 512 3936000 393600>, <55 512 3936000 393600>; }; qcom,msm-rng@f9bff000 { compatible = "qcom,msm-rng"; reg = <0xf9bff000 0x200>; qcom,msm-rng-iface-clk; }; qcom,msm-rtb { compatible = "qcom,msm-rtb"; qcom,memory-reservation-type = "EBI1"; qcom,memory-reservation-size = <0x100000>; /* 1M EBI1 buffer */ }; jtag_mm0: jtagmm@fc34c000 { compatible = "qcom,jtag-mm"; reg = <0xfc34c000 0x1000>, <0xfc340000 0x1000>; reg-names = "etm-base","debug-base"; }; jtag_mm1: jtagmm@fc34d000 { compatible = "qcom,jtag-mm"; reg = <0xfc34d000 0x1000>, <0xfc342000 0x1000>; reg-names = "etm-base","debug-base"; }; jtag_mm2: jtagmm@fc34e000 { compatible = "qcom,jtag-mm"; reg = <0xfc34e000 0x1000>, <0xfc344000 0x1000>; reg-names = "etm-base","debug-base"; }; jtag_mm3: jtagmm@fc34f000 { compatible = "qcom,jtag-mm"; reg = <0xfc34f000 0x1000>, <0xfc346000 0x1000>; reg-names = "etm-base","debug-base"; }; qcom,tz-log@fe805720 { compatible = "qcom,tz-log"; reg = <0x0fe805720 0x1000>; }; qcom,qcrypto@fd404000 { compatible = "qcom,qcrypto"; reg = <0xfd400000 0x20000>, <0xfd404000 0x8000>; reg-names = "crypto-base","crypto-bam-base"; interrupts = <0 207 0>; qcom,bam-pipe-pair = <2>; qcom,ce-hw-instance = <1>; qcom,ce-hw-shared; qcom,msm-bus,name = "qcrypto-noc"; qcom,msm-bus,num-cases = <2>; qcom,msm-bus,active-only = <0>; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = <55 512 0 0>, <55 512 393600 3936000>; }; qcom,qcedev@fd400000 { compatible = "qcom,qcedev"; reg = <0xfd400000 0x20000>, <0xfd404000 0x8000>; reg-names = "crypto-base","crypto-bam-base"; interrupts = <0 207 0>; qcom,bam-pipe-pair = <1>; qcom,ce-hw-instance = <1>; qcom,ce-hw-shared; qcom,msm-bus,name = "qcedev-noc"; qcom,msm-bus,num-cases = <2>; qcom,msm-bus,active-only = <0>; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = <55 512 0 0>, <55 512 393600 3936000>; }; }; &gdsc_vfe { status = "ok"; }; &gdsc_oxili_cx { status = "ok"; }; &lpass_iommu { status = "ok"; }; &copss_iommu { status = "ok"; }; &mdpe_iommu { status = "ok"; }; &mdps_iommu { status = "ok"; }; &gfx_iommu { status = "ok"; }; &vfe_iommu { status = "ok"; }; /include/ "msm8610-iommu-domains.dtsi" /include/ "msm-pm8110-rpm-regulator.dtsi" /include/ "msm-pm8110.dtsi" /include/ "msm8610-regulator.dtsi" &pm8110_vadc { chan@0 { label = "usb_in"; reg = <0>; qcom,decimation = <0>; qcom,pre-div-channel-scaling = <4>; qcom,calibration-type = "absolute"; qcom,scale-function = <0>; qcom,hw-settle-time = <0>; qcom,fast-avg-setup = <0>; }; chan@2 { label = "vchg_sns"; reg = <2>; qcom,decimation = <0>; qcom,pre-div-channel-scaling = <2>; qcom,calibration-type = "absolute"; qcom,scale-function = <0>; qcom,hw-settle-time = <0>; qcom,fast-avg-setup = <0>; }; chan@5 { label = "vcoin"; reg = <5>; qcom,decimation = <0>; qcom,pre-div-channel-scaling = <1>; qcom,calibration-type = "absolute"; qcom,scale-function = <0>; qcom,hw-settle-time = <0>; qcom,fast-avg-setup = <0>; }; chan@6 { label = "vbat_sns"; reg = <6>; qcom,decimation = <0>; qcom,pre-div-channel-scaling = <1>; qcom,calibration-type = "absolute"; qcom,scale-function = <0>; qcom,hw-settle-time = <0>; qcom,fast-avg-setup = <0>; }; chan@7 { label = "vph_pwr"; reg = <7>; qcom,decimation = <0>; qcom,pre-div-channel-scaling = <1>; qcom,calibration-type = "absolute"; qcom,scale-function = <0>; qcom,hw-settle-time = <0>; qcom,fast-avg-setup = <0>; }; chan@30 { label = "batt_therm"; reg = <0x30>; qcom,decimation = <0>; qcom,pre-div-channel-scaling = <0>; qcom,calibration-type = "ratiometric"; qcom,scale-function = <1>; qcom,hw-settle-time = <2>; qcom,fast-avg-setup = <0>; }; chan@31 { label = "batt_id"; reg = <0x31>; qcom,decimation = <0>; qcom,pre-div-channel-scaling = <0>; qcom,calibration-type = "ratiometric"; qcom,scale-function = <0>; qcom,hw-settle-time = <2>; qcom,fast-avg-setup = <0>; }; chan@b2 { label = "xo_therm_pu2"; reg = <0xb2>; qcom,decimation = <0>; qcom,pre-div-channel-scaling = <0>; qcom,calibration-type = "ratiometric"; qcom,scale-function = <4>; qcom,hw-settle-time = <2>; qcom,fast-avg-setup = <0>; }; chan@13 { label = "pa_therm0"; reg = <0x13>; qcom,decimation = <0>; qcom,pre-div-channel-scaling = <0>; qcom,calibration-type = "ratiometric"; qcom,scale-function = <2>; qcom,hw-settle-time = <2>; qcom,fast-avg-setup = <0>; }; }; &pm8110_adc_tm { /* Channel Node */ chan@30 { label = "batt_therm"; reg = <0x30>; qcom,decimation = <0>; qcom,pre-div-channel-scaling = <0>; qcom,calibration-type = "ratiometric"; qcom,scale-function = <1>; qcom,hw-settle-time = <2>; qcom,fast-avg-setup = <3>; qcom,btm-channel-number = <0x48>; }; chan@8 { label = "die_temp"; reg = <8>; qcom,decimation = <0>; qcom,pre-div-channel-scaling = <0>; qcom,calibration-type = "absolute"; qcom,scale-function = <3>; qcom,hw-settle-time = <0>; qcom,fast-avg-setup = <3>; qcom,btm-channel-number = <0x68>; }; chan@6 { label = "vbat_sns"; reg = <6>; qcom,decimation = <0>; qcom,pre-div-channel-scaling = <1>; qcom,calibration-type = "absolute"; qcom,scale-function = <0>; qcom,hw-settle-time = <0>; qcom,fast-avg-setup = <3>; qcom,btm-channel-number = <0x70>; }; chan@13 { label = "pa_therm0"; reg = <0x13>; qcom,decimation = <0>; qcom,pre-div-channel-scaling = <0>; qcom,calibration-type = "ratiometric"; qcom,scale-function = <2>; qcom,hw-settle-time = <2>; qcom,fast-avg-setup = <0>; qcom,btm-channel-number = <0x78>; qcom,thermal-node; }; };