/* Copyright (c) 2014-2015, The Linux Foundation. All rights reserved. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions are * met: * * Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * * Redistributions in binary form must reproduce the above * copyright notice, this list of conditions and the following * disclaimer in the documentation and/or other materials provided * with the distribution. * * Neither the name of The Linux Foundation nor the names of its * contributors may be used to endorse or promote products derived * from this software without specific prior written permission. * * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. */ #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #if LONG_PRESS_POWER_ON #include #endif #if PON_VIB_SUPPORT #include #endif #define PMIC_ARB_CHANNEL_NUM 0 #define PMIC_ARB_OWNER_ID 0 #define TLMM_VOL_UP_BTN_GPIO 107 #if PON_VIB_SUPPORT #define VIBRATE_TIME 250 #endif #define CE1_INSTANCE 1 #define CE_EE 1 #define CE_FIFO_SIZE 64 #define CE_READ_PIPE 3 #define CE_WRITE_PIPE 2 #define CE_READ_PIPE_LOCK_GRP 0 #define CE_WRITE_PIPE_LOCK_GRP 0 #define CE_ARRAY_SIZE 20 static void set_sdc_power_ctrl(void); struct mmc_device *dev; static uint32_t mmc_pwrctl_base[] = { MSM_SDC1_BASE, MSM_SDC2_BASE }; static uint32_t mmc_sdhci_base[] = { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE }; static uint32_t mmc_sdc_pwrctl_irq[] = { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ }; void target_early_init(void) { #if WITH_DEBUG_UART uart_dm_init(2, 0, BLSP1_UART1_BASE); #endif } void target_sdc_init() { struct mmc_config_data config; /* Set drive strength & pull ctrl values */ set_sdc_power_ctrl(); config.bus_width = DATA_BUS_WIDTH_8BIT; config.max_clk_rate = MMC_CLK_177MHZ; /* Try slot 1*/ config.slot = 1; config.sdhc_base = mmc_sdhci_base[config.slot - 1]; config.pwrctl_base = mmc_pwrctl_base[config.slot - 1]; config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1]; config.hs400_support = 0; if (!(dev = mmc_init(&config))) { /* Try slot 2 */ config.slot = 2; config.max_clk_rate = MMC_CLK_200MHZ; config.sdhc_base = mmc_sdhci_base[config.slot - 1]; config.pwrctl_base = mmc_pwrctl_base[config.slot - 1]; config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1]; if (!(dev = mmc_init(&config))) { dprintf(CRITICAL, "mmc init failed!"); ASSERT(0); } } } void *target_mmc_device() { return (void *) dev; } /* Return 1 if vol_up pressed */ static int target_volume_up() { uint8_t status = 0; gpio_tlmm_config(TLMM_VOL_UP_BTN_GPIO, 0, GPIO_INPUT, GPIO_PULL_UP, GPIO_2MA, GPIO_ENABLE); /* Wait for the gpio config to take effect - debounce time */ thread_sleep(10); /* Get status of GPIO */ status = gpio_status(TLMM_VOL_UP_BTN_GPIO); /* Active low signal. */ return !status; } /* Return 1 if vol_down pressed */ uint32_t target_volume_down() { /* Volume down button tied in with PMIC RESIN. */ return pm8x41_resin_status(); } static void target_keystatus() { keys_init(); if(target_volume_down()) keys_post_event(KEY_VOLUMEDOWN, 1); if(target_volume_up()) keys_post_event(KEY_VOLUMEUP, 1); } void target_init(void) { uint32_t base_addr; uint8_t slot; dprintf(INFO, "target_init()\n"); spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID); target_keystatus(); target_sdc_init(); if (partition_read_table()) { dprintf(CRITICAL, "Error reading the partition table info\n"); ASSERT(0); } #if LONG_PRESS_POWER_ON shutdown_detect(); #endif #if PON_VIB_SUPPORT /* turn on vibrator to indicate that phone is booting up to end user */ vib_timed_turn_on(VIBRATE_TIME); #endif if (target_use_signed_kernel()) target_crypto_init_params(); } void target_serialno(unsigned char *buf) { uint32_t serialno; if (target_is_emmc_boot()) { serialno = mmc_get_psn(); snprintf((char *)buf, 13, "%x", serialno); } } unsigned board_machtype(void) { return LINUX_MACHTYPE_UNKNOWN; } /* Detect the target type */ void target_detect(struct board_data *board) { /* * already fill the board->target on board.c */ } void target_baseband_detect(struct board_data *board) { uint32_t platform; platform = board->platform; switch(platform) { case MSM8916: case MSM8116: case MSM8216: case MSM8616: case MSM8939: case MSM8236: case MSM8636: case MSM8936: case MSM8239: case MSM8929: case MSM8629: case MSM8229: board->baseband = BASEBAND_MSM; break; case APQ8016: case APQ8039: case APQ8036: case APQ8029: board->baseband = BASEBAND_APQ; break; default: dprintf(CRITICAL, "Platform type: %u is not supported\n", platform); ASSERT(0); }; } unsigned target_baseband() { return board_baseband(); } int emmc_recovery_init(void) { return _emmc_recovery_init(); } static void set_sdc_power_ctrl() { /* Drive strength configs for sdc pins */ struct tlmm_cfgs sdc1_hdrv_cfg[] = { { SDC1_CLK_HDRV_CTL_OFF, TLMM_CUR_VAL_16MA, TLMM_HDRV_MASK, 0}, { SDC1_CMD_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK, 0}, { SDC1_DATA_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK , 0}, }; /* Pull configs for sdc pins */ struct tlmm_cfgs sdc1_pull_cfg[] = { { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK, 0}, { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0}, { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0}, }; /* Set the drive strength & pull control values */ tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg)); tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg)); } void target_usb_init(void) { uint32_t val; /* Select and enable external configuration with USB PHY */ ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_SET); /* Enable sess_vld */ val = readl(USB_GENCONFIG_2) | GEN2_SESS_VLD_CTRL_EN; writel(val, USB_GENCONFIG_2); /* Enable external vbus configuration in the LINK */ val = readl(USB_USBCMD); val |= SESS_VLD_CTRL; writel(val, USB_USBCMD); } uint8_t target_panel_auto_detect_enabled() { uint8_t ret = 0; uint32_t hw_subtype = board_hardware_subtype(); switch(board_hardware_id()) { case HW_PLATFORM_SURF: case HW_PLATFORM_MTP: ret = 1; break; default: ret = 0; break; } return ret; } static uint8_t splash_override; /* Returns 1 if target supports continuous splash screen. */ int target_cont_splash_screen() { uint8_t splash_screen = 0; if (!splash_override) { switch (board_hardware_id()) { case HW_PLATFORM_MTP: case HW_PLATFORM_SURF: case HW_PLATFORM_QRD: splash_screen = 1; break; default: splash_screen = 0; break; } dprintf(SPEW, "Target_cont_splash=%d\n", splash_screen); } return splash_screen; } void target_force_cont_splash_disable(uint8_t override) { splash_override = override; } unsigned target_pause_for_battery_charge(void) { uint8_t pon_reason = pm8x41_get_pon_reason(); uint8_t is_cold_boot = pm8x41_get_is_cold_boot(); dprintf(INFO, "%s : pon_reason is %d cold_boot:%d\n", __func__, pon_reason, is_cold_boot); /* In case of fastboot reboot,adb reboot or if we see the power key * pressed we do not want go into charger mode. * fastboot reboot is warm boot with PON hard reset bit not set * adb reboot is a cold boot with PON hard reset bit set */ if (is_cold_boot && (!(pon_reason & HARD_RST)) && (!(pon_reason & KPDPWR_N)) && ((pon_reason & USB_CHG) || (pon_reason & DC_CHG) || (pon_reason & CBLPWR_N))) return 1; else return 0; } void target_usb_stop(void) { /* Disable VBUS mimicing in the controller. */ ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_CLEAR); } void target_uninit(void) { #if PON_VIB_SUPPORT /* wait for the vibrator timer is expried */ wait_vib_timeout(); #endif mmc_put_card_to_sleep(dev); sdhci_mode_disable(&dev->host); if (crypto_initialized()) crypto_eng_cleanup(); if (target_is_ssd_enabled()) clock_ce_disable(CE1_INSTANCE); } /* Do any target specific intialization needed before entering fastboot mode */ void target_fastboot_init(void) { /* Set the BOOT_DONE flag in PM8916 */ pm8x41_set_boot_done(); if (target_is_ssd_enabled()) { clock_ce_enable(CE1_INSTANCE); target_load_ssd_keystore(); } } int set_download_mode(enum dload_mode mode) { int ret = 0; ret = scm_dload_mode(mode); pm8x41_clear_pmic_watchdog(); return ret; } void target_load_ssd_keystore(void) { uint64_t ptn; int index; uint64_t size; uint32_t *buffer = NULL; if (!target_is_ssd_enabled()) return; index = partition_get_index("ssd"); ptn = partition_get_offset(index); if (ptn == 0){ dprintf(CRITICAL, "Error: ssd partition not found\n"); return; } size = partition_get_size(index); if (size == 0) { dprintf(CRITICAL, "Error: invalid ssd partition size\n"); return; } buffer = memalign(CACHE_LINE, ROUNDUP(size, CACHE_LINE)); if (!buffer) { dprintf(CRITICAL, "Error: allocating memory for ssd buffer\n"); return; } if (mmc_read(ptn, buffer, size)) { dprintf(CRITICAL, "Error: cannot read data\n"); free(buffer); return; } clock_ce_enable(CE1_INSTANCE); scm_protect_keystore(buffer, size); clock_ce_disable(CE1_INSTANCE); free(buffer); } crypto_engine_type board_ce_type(void) { return CRYPTO_ENGINE_TYPE_HW; } /* Set up params for h/w CE. */ void target_crypto_init_params() { struct crypto_init_params ce_params; /* Set up base addresses and instance. */ ce_params.crypto_instance = CE1_INSTANCE; ce_params.crypto_base = MSM_CE1_BASE; ce_params.bam_base = MSM_CE1_BAM_BASE; /* Set up BAM config. */ ce_params.bam_ee = CE_EE; ce_params.pipes.read_pipe = CE_READ_PIPE; ce_params.pipes.write_pipe = CE_WRITE_PIPE; ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP; ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP; /* Assign buffer sizes. */ ce_params.num_ce = CE_ARRAY_SIZE; ce_params.read_fifo_size = CE_FIFO_SIZE; ce_params.write_fifo_size = CE_FIFO_SIZE; /* BAM is initialized by TZ for this platform. * Do not do it again as the initialization address space * is locked. */ ce_params.do_bam_init = 0; crypto_init_params(&ce_params); } uint32_t target_get_hlos_subtype() { return board_hlos_subtype(); } void pmic_reset_configure(uint8_t reset_type) { pm8x41_reset_configure(reset_type); }