2024-09-09 08:52:07 +00:00
|
|
|
/*
|
|
|
|
* ALSA SoC McASP Audio Layer for TI DAVINCI processor
|
|
|
|
*
|
|
|
|
* Multi-channel Audio Serial Port Driver
|
|
|
|
*
|
|
|
|
* Author: Nirmal Pandey <n-pandey@ti.com>,
|
|
|
|
* Suresh Rajashekara <suresh.r@ti.com>
|
|
|
|
* Steve Chen <schen@.mvista.com>
|
|
|
|
*
|
|
|
|
* Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
|
|
|
|
* Copyright: (C) 2009 Texas Instruments, India
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/device.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/clk.h>
|
2024-09-09 08:57:42 +00:00
|
|
|
#include <linux/pm_runtime.h>
|
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/of_platform.h>
|
|
|
|
#include <linux/of_device.h>
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
#include <sound/asoundef.h>
|
2024-09-09 08:52:07 +00:00
|
|
|
#include <sound/core.h>
|
|
|
|
#include <sound/pcm.h>
|
|
|
|
#include <sound/pcm_params.h>
|
|
|
|
#include <sound/initval.h>
|
|
|
|
#include <sound/soc.h>
|
2024-09-09 08:57:42 +00:00
|
|
|
#include <sound/dmaengine_pcm.h>
|
|
|
|
#include <sound/omap-pcm.h>
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
#include "davinci-pcm.h"
|
2024-09-09 08:57:42 +00:00
|
|
|
#include "edma-pcm.h"
|
2024-09-09 08:52:07 +00:00
|
|
|
#include "davinci-mcasp.h"
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
#define MCASP_MAX_AFIFO_DEPTH 64
|
|
|
|
|
|
|
|
static u32 context_regs[] = {
|
|
|
|
DAVINCI_MCASP_TXFMCTL_REG,
|
|
|
|
DAVINCI_MCASP_RXFMCTL_REG,
|
|
|
|
DAVINCI_MCASP_TXFMT_REG,
|
|
|
|
DAVINCI_MCASP_RXFMT_REG,
|
|
|
|
DAVINCI_MCASP_ACLKXCTL_REG,
|
|
|
|
DAVINCI_MCASP_ACLKRCTL_REG,
|
|
|
|
DAVINCI_MCASP_AHCLKXCTL_REG,
|
|
|
|
DAVINCI_MCASP_AHCLKRCTL_REG,
|
|
|
|
DAVINCI_MCASP_PDIR_REG,
|
|
|
|
DAVINCI_MCASP_RXMASK_REG,
|
|
|
|
DAVINCI_MCASP_TXMASK_REG,
|
|
|
|
DAVINCI_MCASP_RXTDM_REG,
|
|
|
|
DAVINCI_MCASP_TXTDM_REG,
|
|
|
|
};
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
struct davinci_mcasp_context {
|
|
|
|
u32 config_regs[ARRAY_SIZE(context_regs)];
|
|
|
|
u32 afifo_regs[2]; /* for read/write fifo control registers */
|
|
|
|
u32 *xrsr_regs; /* for serializer configuration */
|
|
|
|
};
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
struct davinci_mcasp {
|
|
|
|
struct davinci_pcm_dma_params dma_params[2];
|
|
|
|
struct snd_dmaengine_dai_dma_data dma_data[2];
|
|
|
|
void __iomem *base;
|
|
|
|
u32 fifo_base;
|
|
|
|
struct device *dev;
|
|
|
|
|
|
|
|
/* McASP specific data */
|
|
|
|
int tdm_slots;
|
|
|
|
u8 op_mode;
|
|
|
|
u8 num_serializer;
|
|
|
|
u8 *serial_dir;
|
|
|
|
u8 version;
|
|
|
|
u8 bclk_div;
|
|
|
|
u16 bclk_lrclk_ratio;
|
|
|
|
int streams;
|
|
|
|
|
|
|
|
int sysclk_freq;
|
|
|
|
bool bclk_master;
|
|
|
|
|
|
|
|
/* McASP FIFO related */
|
|
|
|
u8 txnumevt;
|
|
|
|
u8 rxnumevt;
|
|
|
|
|
|
|
|
bool dat_port;
|
|
|
|
|
|
|
|
#ifdef CONFIG_PM_SLEEP
|
|
|
|
struct davinci_mcasp_context context;
|
|
|
|
#endif
|
|
|
|
};
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
|
|
|
|
u32 val)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
void __iomem *reg = mcasp->base + offset;
|
2024-09-09 08:52:07 +00:00
|
|
|
__raw_writel(__raw_readl(reg) | val, reg);
|
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
|
|
|
|
u32 val)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
void __iomem *reg = mcasp->base + offset;
|
2024-09-09 08:52:07 +00:00
|
|
|
__raw_writel((__raw_readl(reg) & ~(val)), reg);
|
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
|
|
|
|
u32 val, u32 mask)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
void __iomem *reg = mcasp->base + offset;
|
2024-09-09 08:52:07 +00:00
|
|
|
__raw_writel((__raw_readl(reg) & ~mask) | val, reg);
|
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
|
|
|
|
u32 val)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
__raw_writel(val, mcasp->base + offset);
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
return (u32)__raw_readl(mcasp->base + offset);
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
|
|
|
int i = 0;
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_bits(mcasp, ctl_reg, val);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
/* programming GBLCTL needs to read back from GBLCTL and verfiy */
|
|
|
|
/* loop count is to avoid the lock-up */
|
|
|
|
for (i = 0; i < 1000; i++) {
|
2024-09-09 08:57:42 +00:00
|
|
|
if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
|
2024-09-09 08:52:07 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
|
2024-09-09 08:52:07 +00:00
|
|
|
printk(KERN_ERR "GBLCTL write error\n");
|
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
|
|
|
|
{
|
|
|
|
u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
|
|
|
|
u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
|
|
|
|
|
|
|
|
return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mcasp_start_rx(struct davinci_mcasp *mcasp)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
|
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* When ASYNC == 0 the transmit and receive sections operate
|
|
|
|
* synchronously from the transmit clock and frame sync. We need to make
|
|
|
|
* sure that the TX signlas are enabled when starting reception.
|
|
|
|
*/
|
|
|
|
if (mcasp_is_synchronous(mcasp)) {
|
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
|
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
|
|
|
|
}
|
|
|
|
|
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
|
|
|
|
|
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
|
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
|
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
if (mcasp_is_synchronous(mcasp))
|
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static void mcasp_start_tx(struct davinci_mcasp *mcasp)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
|
|
|
u8 offset = 0, i;
|
|
|
|
u32 cnt;
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
|
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
|
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
|
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
|
|
|
|
for (i = 0; i < mcasp->num_serializer; i++) {
|
|
|
|
if (mcasp->serial_dir[i] == TX_MODE) {
|
2024-09-09 08:52:07 +00:00
|
|
|
offset = i;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* wait for TX ready */
|
|
|
|
cnt = 0;
|
2024-09-09 08:57:42 +00:00
|
|
|
while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
|
2024-09-09 08:52:07 +00:00
|
|
|
TXSTATE) && (cnt < 100000))
|
|
|
|
cnt++;
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
u32 reg;
|
|
|
|
|
|
|
|
mcasp->streams++;
|
|
|
|
|
2024-09-09 08:52:07 +00:00
|
|
|
if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
|
2024-09-09 08:57:42 +00:00
|
|
|
if (mcasp->txnumevt) { /* enable FIFO */
|
|
|
|
reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
|
|
|
|
mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
|
|
|
|
mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
|
|
|
|
}
|
|
|
|
mcasp_start_tx(mcasp);
|
2024-09-09 08:52:07 +00:00
|
|
|
} else {
|
2024-09-09 08:57:42 +00:00
|
|
|
if (mcasp->rxnumevt) { /* enable FIFO */
|
|
|
|
reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
|
|
|
|
mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
|
|
|
|
mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
|
|
|
|
}
|
|
|
|
mcasp_start_rx(mcasp);
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
/*
|
|
|
|
* In synchronous mode stop the TX clocks if no other stream is
|
|
|
|
* running
|
|
|
|
*/
|
|
|
|
if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
|
|
|
|
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
u32 val = 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* In synchronous mode keep TX clocks running if the capture stream is
|
|
|
|
* still running.
|
|
|
|
*/
|
|
|
|
if (mcasp_is_synchronous(mcasp) && mcasp->streams)
|
|
|
|
val = TXHCLKRST | TXCLKRST | TXFSRST;
|
|
|
|
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
u32 reg;
|
|
|
|
|
|
|
|
mcasp->streams--;
|
|
|
|
|
2024-09-09 08:52:07 +00:00
|
|
|
if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
|
2024-09-09 08:57:42 +00:00
|
|
|
if (mcasp->txnumevt) { /* disable FIFO */
|
|
|
|
reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
|
|
|
|
mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
|
|
|
|
}
|
|
|
|
mcasp_stop_tx(mcasp);
|
2024-09-09 08:52:07 +00:00
|
|
|
} else {
|
2024-09-09 08:57:42 +00:00
|
|
|
if (mcasp->rxnumevt) { /* disable FIFO */
|
|
|
|
reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
|
|
|
|
mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
|
|
|
|
}
|
|
|
|
mcasp_stop_rx(mcasp);
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
|
|
|
|
unsigned int fmt)
|
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
|
|
|
|
int ret = 0;
|
|
|
|
u32 data_delay;
|
|
|
|
bool fs_pol_rising;
|
|
|
|
bool inv_fs = false;
|
|
|
|
|
|
|
|
pm_runtime_get_sync(mcasp->dev);
|
|
|
|
switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
|
|
|
|
case SND_SOC_DAIFMT_DSP_A:
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
|
|
|
|
/* 1st data bit occur one ACLK cycle after the frame sync */
|
|
|
|
data_delay = 1;
|
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_DSP_B:
|
|
|
|
case SND_SOC_DAIFMT_AC97:
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
|
|
|
|
/* No delay after FS */
|
|
|
|
data_delay = 0;
|
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_I2S:
|
|
|
|
/* configure a full-word SYNC pulse (LRCLK) */
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
|
|
|
|
/* 1st data bit occur one ACLK cycle after the frame sync */
|
|
|
|
data_delay = 1;
|
|
|
|
/* FS need to be inverted */
|
|
|
|
inv_fs = true;
|
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_LEFT_J:
|
|
|
|
/* configure a full-word SYNC pulse (LRCLK) */
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
|
|
|
|
/* No delay after FS */
|
|
|
|
data_delay = 0;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
ret = -EINVAL;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
|
|
|
|
FSXDLY(3));
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
|
|
|
|
FSRDLY(3));
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
|
|
|
|
case SND_SOC_DAIFMT_CBS_CFS:
|
|
|
|
/* codec is clock and frame slave */
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
|
|
|
|
mcasp->bclk_master = 1;
|
2024-09-09 08:52:07 +00:00
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_CBM_CFS:
|
|
|
|
/* codec is clock master and frame slave */
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
|
|
|
|
mcasp->bclk_master = 0;
|
2024-09-09 08:52:07 +00:00
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_CBM_CFM:
|
|
|
|
/* codec is clock and frame master */
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
|
|
|
|
ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
|
|
|
|
mcasp->bclk_master = 0;
|
2024-09-09 08:52:07 +00:00
|
|
|
break;
|
|
|
|
default:
|
2024-09-09 08:57:42 +00:00
|
|
|
ret = -EINVAL;
|
|
|
|
goto out;
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
|
|
|
|
case SND_SOC_DAIFMT_IB_NF:
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
|
|
|
|
fs_pol_rising = true;
|
2024-09-09 08:52:07 +00:00
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_NB_IF:
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
|
|
|
|
fs_pol_rising = false;
|
2024-09-09 08:52:07 +00:00
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_IB_IF:
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
|
|
|
|
fs_pol_rising = false;
|
2024-09-09 08:52:07 +00:00
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_NB_NF:
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
|
|
|
|
fs_pol_rising = true;
|
2024-09-09 08:52:07 +00:00
|
|
|
break;
|
|
|
|
default:
|
2024-09-09 08:57:42 +00:00
|
|
|
ret = -EINVAL;
|
|
|
|
goto out;
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
if (inv_fs)
|
|
|
|
fs_pol_rising = !fs_pol_rising;
|
|
|
|
|
|
|
|
if (fs_pol_rising) {
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
|
|
|
|
} else {
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
|
|
|
|
}
|
|
|
|
out:
|
|
|
|
pm_runtime_put_sync(mcasp->dev);
|
|
|
|
return ret;
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static int __davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
|
|
|
|
int div, bool explicit)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
|
|
|
|
|
|
|
|
switch (div_id) {
|
|
|
|
case 0: /* MCLK divider */
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
|
|
|
|
AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
|
|
|
|
AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
|
2024-09-09 08:52:07 +00:00
|
|
|
break;
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
case 1: /* BCLK divider */
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
|
|
|
|
ACLKXDIV(div - 1), ACLKXDIV_MASK);
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
|
|
|
|
ACLKRDIV(div - 1), ACLKRDIV_MASK);
|
|
|
|
if (explicit)
|
|
|
|
mcasp->bclk_div = div;
|
2024-09-09 08:52:07 +00:00
|
|
|
break;
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
case 2: /* BCLK/LRCLK ratio */
|
|
|
|
mcasp->bclk_lrclk_ratio = div;
|
2024-09-09 08:52:07 +00:00
|
|
|
break;
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
|
|
|
|
int div)
|
|
|
|
{
|
|
|
|
return __davinci_mcasp_set_clkdiv(dai, div_id, div, 1);
|
|
|
|
}
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
|
|
|
|
unsigned int freq, int dir)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
if (dir == SND_SOC_CLOCK_OUT) {
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
|
|
|
|
} else {
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
|
|
|
|
}
|
|
|
|
|
|
|
|
mcasp->sysclk_freq = freq;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
|
|
|
|
int word_length)
|
|
|
|
{
|
|
|
|
u32 fmt;
|
|
|
|
u32 tx_rotate = (word_length / 4) & 0x7;
|
|
|
|
u32 mask = (1ULL << word_length) - 1;
|
|
|
|
/*
|
|
|
|
* For captured data we should not rotate, inversion and masking is
|
|
|
|
* enoguh to get the data to the right position:
|
|
|
|
* Format data from bus after reverse (XRBUF)
|
|
|
|
* S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
|
|
|
|
* S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
|
|
|
|
* S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
|
|
|
|
* S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
|
|
|
|
*/
|
|
|
|
u32 rx_rotate = 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
|
|
|
|
* callback, take it into account here. That allows us to for example
|
|
|
|
* send 32 bits per channel to the codec, while only 16 of them carry
|
|
|
|
* audio payload.
|
|
|
|
* The clock ratio is given for a full period of data (for I2S format
|
|
|
|
* both left and right channels), so it has to be divided by number of
|
|
|
|
* tdm-slots (for I2S - divided by 2).
|
|
|
|
*/
|
|
|
|
if (mcasp->bclk_lrclk_ratio)
|
|
|
|
word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
|
|
|
|
|
|
|
|
/* mapping of the XSSZ bit-field as described in the datasheet */
|
|
|
|
fmt = (word_length >> 1) - 1;
|
|
|
|
|
|
|
|
if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
|
|
|
|
RXSSZ(0x0F));
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
|
|
|
|
TXSSZ(0x0F));
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
|
|
|
|
TXROT(7));
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
|
|
|
|
RXROT(7));
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
|
|
|
|
int period_words, int channels)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
|
|
|
|
struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
|
2024-09-09 08:52:07 +00:00
|
|
|
int i;
|
|
|
|
u8 tx_ser = 0;
|
|
|
|
u8 rx_ser = 0;
|
2024-09-09 08:57:42 +00:00
|
|
|
u8 slots = mcasp->tdm_slots;
|
|
|
|
u8 max_active_serializers = (channels + slots - 1) / slots;
|
|
|
|
int active_serializers, numevt, n;
|
|
|
|
u32 reg;
|
2024-09-09 08:52:07 +00:00
|
|
|
/* Default configuration */
|
2024-09-09 08:57:42 +00:00
|
|
|
if (mcasp->version < MCASP_VERSION_3)
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
/* All PINS as McASP */
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
|
2024-09-09 08:52:07 +00:00
|
|
|
} else {
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
for (i = 0; i < mcasp->num_serializer; i++) {
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
|
|
|
|
mcasp->serial_dir[i]);
|
|
|
|
if (mcasp->serial_dir[i] == TX_MODE &&
|
|
|
|
tx_ser < max_active_serializers) {
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
|
2024-09-09 08:52:07 +00:00
|
|
|
tx_ser++;
|
2024-09-09 08:57:42 +00:00
|
|
|
} else if (mcasp->serial_dir[i] == RX_MODE &&
|
|
|
|
rx_ser < max_active_serializers) {
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
|
2024-09-09 08:52:07 +00:00
|
|
|
rx_ser++;
|
2024-09-09 08:57:42 +00:00
|
|
|
} else {
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
|
|
|
|
SRMOD_INACTIVE, SRMOD_MASK);
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
|
|
|
|
active_serializers = tx_ser;
|
|
|
|
numevt = mcasp->txnumevt;
|
|
|
|
reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
|
|
|
|
} else {
|
|
|
|
active_serializers = rx_ser;
|
|
|
|
numevt = mcasp->rxnumevt;
|
|
|
|
reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
|
|
|
|
}
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
if (active_serializers < max_active_serializers) {
|
|
|
|
dev_warn(mcasp->dev, "stream has more channels (%d) than are "
|
|
|
|
"enabled in mcasp (%d)\n", channels,
|
|
|
|
active_serializers * slots);
|
|
|
|
return -EINVAL;
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
/* AFIFO is not in use */
|
|
|
|
if (!numevt) {
|
|
|
|
/* Configure the burst size for platform drivers */
|
|
|
|
if (active_serializers > 1) {
|
|
|
|
/*
|
|
|
|
* If more than one serializers are in use we have one
|
|
|
|
* DMA request to provide data for all serializers.
|
|
|
|
* For example if three serializers are enabled the DMA
|
|
|
|
* need to transfer three words per DMA request.
|
|
|
|
*/
|
|
|
|
dma_params->fifo_level = active_serializers;
|
|
|
|
dma_data->maxburst = active_serializers;
|
|
|
|
} else {
|
|
|
|
dma_params->fifo_level = 0;
|
|
|
|
dma_data->maxburst = 0;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
if (period_words % active_serializers) {
|
|
|
|
dev_err(mcasp->dev, "Invalid combination of period words and "
|
|
|
|
"active serializers: %d, %d\n", period_words,
|
|
|
|
active_serializers);
|
|
|
|
return -EINVAL;
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
2024-09-09 08:57:42 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Calculate the optimal AFIFO depth for platform side:
|
|
|
|
* The number of words for numevt need to be in steps of active
|
|
|
|
* serializers.
|
|
|
|
*/
|
|
|
|
n = numevt % active_serializers;
|
|
|
|
if (n)
|
|
|
|
numevt += (active_serializers - n);
|
|
|
|
while (period_words % numevt && numevt > 0)
|
|
|
|
numevt -= active_serializers;
|
|
|
|
if (numevt <= 0)
|
|
|
|
numevt = active_serializers;
|
|
|
|
|
|
|
|
mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
|
|
|
|
mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
|
|
|
|
|
|
|
|
/* Configure the burst size for platform drivers */
|
|
|
|
if (numevt == 1)
|
|
|
|
numevt = 0;
|
|
|
|
dma_params->fifo_level = numevt;
|
|
|
|
dma_data->maxburst = numevt;
|
|
|
|
|
|
|
|
return 0;
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
|
|
|
int i, active_slots;
|
|
|
|
u32 mask = 0;
|
2024-09-09 08:57:42 +00:00
|
|
|
u32 busel = 0;
|
|
|
|
|
|
|
|
if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
|
|
|
|
dev_err(mcasp->dev, "tdm slot %d not supported\n",
|
|
|
|
mcasp->tdm_slots);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
|
2024-09-09 08:52:07 +00:00
|
|
|
for (i = 0; i < active_slots; i++)
|
|
|
|
mask |= (1 << i);
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
if (!mcasp->dat_port)
|
|
|
|
busel = TXSEL;
|
|
|
|
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
|
|
|
|
FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
|
|
|
|
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
|
|
|
|
FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
|
|
|
|
|
|
|
|
return 0;
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* S/PDIF */
|
2024-09-09 08:57:42 +00:00
|
|
|
static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
|
|
|
|
unsigned int rate)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
u32 cs_value = 0;
|
|
|
|
u8 *cs_bytes = (u8*) &cs_value;
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
/* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
|
|
|
|
and LSB first */
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
/* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
/* Set the TX tdm : for all the slots */
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
/* Set the TX clock controls : div = 1 and internal */
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
/* Only 44100 and 48000 are valid, both have the same setting */
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
/* Enable the DIT */
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
|
|
|
|
|
|
|
|
/* Set S/PDIF channel status bits */
|
|
|
|
cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
|
|
|
|
cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
|
|
|
|
|
|
|
|
switch (rate) {
|
|
|
|
case 22050:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
|
|
|
|
break;
|
|
|
|
case 24000:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
|
|
|
|
break;
|
|
|
|
case 32000:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
|
|
|
|
break;
|
|
|
|
case 44100:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
|
|
|
|
break;
|
|
|
|
case 48000:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
|
|
|
|
break;
|
|
|
|
case 88200:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
|
|
|
|
break;
|
|
|
|
case 96000:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
|
|
|
|
break;
|
|
|
|
case 176400:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
|
|
|
|
break;
|
|
|
|
case 192000:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
|
|
|
|
|
|
|
|
return 0;
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_pcm_hw_params *params,
|
|
|
|
struct snd_soc_dai *cpu_dai)
|
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
|
2024-09-09 08:52:07 +00:00
|
|
|
struct davinci_pcm_dma_params *dma_params =
|
2024-09-09 08:57:42 +00:00
|
|
|
&mcasp->dma_params[substream->stream];
|
2024-09-09 08:52:07 +00:00
|
|
|
int word_length;
|
2024-09-09 08:57:42 +00:00
|
|
|
int channels = params_channels(params);
|
|
|
|
int period_size = params_period_size(params);
|
|
|
|
int ret;
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
/*
|
|
|
|
* If mcasp is BCLK master, and a BCLK divider was not provided by
|
|
|
|
* the machine driver, we need to calculate the ratio.
|
|
|
|
*/
|
|
|
|
if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
|
|
|
|
unsigned int bclk_freq = snd_soc_params_to_bclk(params);
|
|
|
|
unsigned int div = mcasp->sysclk_freq / bclk_freq;
|
|
|
|
if (mcasp->sysclk_freq % bclk_freq != 0) {
|
|
|
|
if (((mcasp->sysclk_freq / div) - bclk_freq) >
|
|
|
|
(bclk_freq - (mcasp->sysclk_freq / (div+1))))
|
|
|
|
div++;
|
|
|
|
dev_warn(mcasp->dev,
|
|
|
|
"Inaccurate BCLK: %u Hz / %u != %u Hz\n",
|
|
|
|
mcasp->sysclk_freq, div, bclk_freq);
|
|
|
|
}
|
|
|
|
__davinci_mcasp_set_clkdiv(cpu_dai, 1, div, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = mcasp_common_hw_param(mcasp, substream->stream,
|
|
|
|
period_size * channels, channels);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
|
|
|
|
ret = mcasp_dit_hw_param(mcasp, params_rate(params));
|
2024-09-09 08:52:07 +00:00
|
|
|
else
|
2024-09-09 08:57:42 +00:00
|
|
|
ret = mcasp_i2s_hw_param(mcasp, substream->stream);
|
|
|
|
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
switch (params_format(params)) {
|
|
|
|
case SNDRV_PCM_FORMAT_U8:
|
|
|
|
case SNDRV_PCM_FORMAT_S8:
|
|
|
|
dma_params->data_type = 1;
|
2024-09-09 08:57:42 +00:00
|
|
|
word_length = 8;
|
2024-09-09 08:52:07 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
case SNDRV_PCM_FORMAT_U16_LE:
|
|
|
|
case SNDRV_PCM_FORMAT_S16_LE:
|
|
|
|
dma_params->data_type = 2;
|
2024-09-09 08:57:42 +00:00
|
|
|
word_length = 16;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case SNDRV_PCM_FORMAT_U24_3LE:
|
|
|
|
case SNDRV_PCM_FORMAT_S24_3LE:
|
|
|
|
dma_params->data_type = 3;
|
|
|
|
word_length = 24;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case SNDRV_PCM_FORMAT_U24_LE:
|
|
|
|
case SNDRV_PCM_FORMAT_S24_LE:
|
|
|
|
dma_params->data_type = 4;
|
|
|
|
word_length = 24;
|
2024-09-09 08:52:07 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
case SNDRV_PCM_FORMAT_U32_LE:
|
|
|
|
case SNDRV_PCM_FORMAT_S32_LE:
|
|
|
|
dma_params->data_type = 4;
|
2024-09-09 08:57:42 +00:00
|
|
|
word_length = 32;
|
2024-09-09 08:52:07 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
|
2024-09-09 08:52:07 +00:00
|
|
|
dma_params->acnt = 4;
|
|
|
|
else
|
|
|
|
dma_params->acnt = dma_params->data_type;
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
davinci_config_channel_size(mcasp, word_length);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
|
|
|
|
int cmd, struct snd_soc_dai *cpu_dai)
|
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
|
2024-09-09 08:52:07 +00:00
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
switch (cmd) {
|
|
|
|
case SNDRV_PCM_TRIGGER_RESUME:
|
|
|
|
case SNDRV_PCM_TRIGGER_START:
|
|
|
|
case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
|
2024-09-09 08:57:42 +00:00
|
|
|
davinci_mcasp_start(mcasp, substream->stream);
|
2024-09-09 08:52:07 +00:00
|
|
|
break;
|
|
|
|
case SNDRV_PCM_TRIGGER_SUSPEND:
|
|
|
|
case SNDRV_PCM_TRIGGER_STOP:
|
|
|
|
case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
|
2024-09-09 08:57:42 +00:00
|
|
|
davinci_mcasp_stop(mcasp, substream->stream);
|
2024-09-09 08:52:07 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
ret = -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
|
|
|
|
.trigger = davinci_mcasp_trigger,
|
|
|
|
.hw_params = davinci_mcasp_hw_params,
|
|
|
|
.set_fmt = davinci_mcasp_set_dai_fmt,
|
|
|
|
.set_clkdiv = davinci_mcasp_set_clkdiv,
|
|
|
|
.set_sysclk = davinci_mcasp_set_sysclk,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
|
|
|
|
|
|
|
|
if (mcasp->version >= MCASP_VERSION_3) {
|
|
|
|
/* Using dmaengine PCM */
|
|
|
|
dai->playback_dma_data =
|
|
|
|
&mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
|
|
|
|
dai->capture_dma_data =
|
|
|
|
&mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
|
|
|
|
} else {
|
|
|
|
/* Using davinci-pcm */
|
|
|
|
dai->playback_dma_data = mcasp->dma_params;
|
|
|
|
dai->capture_dma_data = mcasp->dma_params;
|
|
|
|
}
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
#ifdef CONFIG_PM_SLEEP
|
|
|
|
static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
|
|
|
|
struct davinci_mcasp_context *context = &mcasp->context;
|
|
|
|
u32 reg;
|
|
|
|
int i;
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
for (i = 0; i < ARRAY_SIZE(context_regs); i++)
|
|
|
|
context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
|
|
|
|
|
|
|
|
if (mcasp->txnumevt) {
|
|
|
|
reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
|
|
|
|
context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
|
|
|
|
}
|
|
|
|
if (mcasp->rxnumevt) {
|
|
|
|
reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
|
|
|
|
context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < mcasp->num_serializer; i++)
|
|
|
|
context->xrsr_regs[i] = mcasp_get_reg(mcasp,
|
|
|
|
DAVINCI_MCASP_XRSRCTL_REG(i));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_mcasp_resume(struct snd_soc_dai *dai)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
|
|
|
|
struct davinci_mcasp_context *context = &mcasp->context;
|
|
|
|
u32 reg;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(context_regs); i++)
|
|
|
|
mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
|
|
|
|
|
|
|
|
if (mcasp->txnumevt) {
|
|
|
|
reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
|
|
|
|
mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
|
|
|
|
}
|
|
|
|
if (mcasp->rxnumevt) {
|
|
|
|
reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
|
|
|
|
mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < mcasp->num_serializer; i++)
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
|
|
|
|
context->xrsr_regs[i]);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
#define davinci_mcasp_suspend NULL
|
|
|
|
#define davinci_mcasp_resume NULL
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
|
|
|
|
SNDRV_PCM_FMTBIT_U8 | \
|
|
|
|
SNDRV_PCM_FMTBIT_S16_LE | \
|
|
|
|
SNDRV_PCM_FMTBIT_U16_LE | \
|
2024-09-09 08:57:42 +00:00
|
|
|
SNDRV_PCM_FMTBIT_S24_LE | \
|
|
|
|
SNDRV_PCM_FMTBIT_U24_LE | \
|
|
|
|
SNDRV_PCM_FMTBIT_S24_3LE | \
|
|
|
|
SNDRV_PCM_FMTBIT_U24_3LE | \
|
2024-09-09 08:52:07 +00:00
|
|
|
SNDRV_PCM_FMTBIT_S32_LE | \
|
|
|
|
SNDRV_PCM_FMTBIT_U32_LE)
|
|
|
|
|
|
|
|
static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
|
|
|
|
{
|
|
|
|
.name = "davinci-mcasp.0",
|
2024-09-09 08:57:42 +00:00
|
|
|
.probe = davinci_mcasp_dai_probe,
|
|
|
|
.suspend = davinci_mcasp_suspend,
|
|
|
|
.resume = davinci_mcasp_resume,
|
2024-09-09 08:52:07 +00:00
|
|
|
.playback = {
|
|
|
|
.channels_min = 2,
|
2024-09-09 08:57:42 +00:00
|
|
|
.channels_max = 32 * 16,
|
2024-09-09 08:52:07 +00:00
|
|
|
.rates = DAVINCI_MCASP_RATES,
|
|
|
|
.formats = DAVINCI_MCASP_PCM_FMTS,
|
|
|
|
},
|
|
|
|
.capture = {
|
|
|
|
.channels_min = 2,
|
2024-09-09 08:57:42 +00:00
|
|
|
.channels_max = 32 * 16,
|
2024-09-09 08:52:07 +00:00
|
|
|
.rates = DAVINCI_MCASP_RATES,
|
|
|
|
.formats = DAVINCI_MCASP_PCM_FMTS,
|
|
|
|
},
|
|
|
|
.ops = &davinci_mcasp_dai_ops,
|
|
|
|
|
|
|
|
},
|
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
.name = "davinci-mcasp.1",
|
|
|
|
.probe = davinci_mcasp_dai_probe,
|
2024-09-09 08:52:07 +00:00
|
|
|
.playback = {
|
|
|
|
.channels_min = 1,
|
|
|
|
.channels_max = 384,
|
|
|
|
.rates = DAVINCI_MCASP_RATES,
|
|
|
|
.formats = DAVINCI_MCASP_PCM_FMTS,
|
|
|
|
},
|
|
|
|
.ops = &davinci_mcasp_dai_ops,
|
|
|
|
},
|
|
|
|
|
|
|
|
};
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
static const struct snd_soc_component_driver davinci_mcasp_component = {
|
|
|
|
.name = "davinci-mcasp",
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Some HW specific values and defaults. The rest is filled in from DT. */
|
|
|
|
static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
|
|
|
|
.tx_dma_offset = 0x400,
|
|
|
|
.rx_dma_offset = 0x400,
|
|
|
|
.asp_chan_q = EVENTQ_0,
|
|
|
|
.version = MCASP_VERSION_1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct davinci_mcasp_pdata da830_mcasp_pdata = {
|
|
|
|
.tx_dma_offset = 0x2000,
|
|
|
|
.rx_dma_offset = 0x2000,
|
|
|
|
.asp_chan_q = EVENTQ_0,
|
|
|
|
.version = MCASP_VERSION_2,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
|
|
|
|
.tx_dma_offset = 0,
|
|
|
|
.rx_dma_offset = 0,
|
|
|
|
.asp_chan_q = EVENTQ_0,
|
|
|
|
.version = MCASP_VERSION_3,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
|
|
|
|
.tx_dma_offset = 0x200,
|
|
|
|
.rx_dma_offset = 0x284,
|
|
|
|
.asp_chan_q = EVENTQ_0,
|
|
|
|
.version = MCASP_VERSION_4,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct of_device_id mcasp_dt_ids[] = {
|
|
|
|
{
|
|
|
|
.compatible = "ti,dm646x-mcasp-audio",
|
|
|
|
.data = &dm646x_mcasp_pdata,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.compatible = "ti,da830-mcasp-audio",
|
|
|
|
.data = &da830_mcasp_pdata,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.compatible = "ti,am33xx-mcasp-audio",
|
|
|
|
.data = &am33xx_mcasp_pdata,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.compatible = "ti,dra7-mcasp-audio",
|
|
|
|
.data = &dra7_mcasp_pdata,
|
|
|
|
},
|
|
|
|
{ /* sentinel */ }
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
|
|
|
|
|
|
|
|
static int mcasp_reparent_fck(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct device_node *node = pdev->dev.of_node;
|
|
|
|
struct clk *gfclk, *parent_clk;
|
|
|
|
const char *parent_name;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (!node)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
parent_name = of_get_property(node, "fck_parent", NULL);
|
|
|
|
if (!parent_name)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
gfclk = clk_get(&pdev->dev, "fck");
|
|
|
|
if (IS_ERR(gfclk)) {
|
|
|
|
dev_err(&pdev->dev, "failed to get fck\n");
|
|
|
|
return PTR_ERR(gfclk);
|
|
|
|
}
|
|
|
|
|
|
|
|
parent_clk = clk_get(NULL, parent_name);
|
|
|
|
if (IS_ERR(parent_clk)) {
|
|
|
|
dev_err(&pdev->dev, "failed to get parent clock\n");
|
|
|
|
ret = PTR_ERR(parent_clk);
|
|
|
|
goto err1;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = clk_set_parent(gfclk, parent_clk);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&pdev->dev, "failed to reparent fck\n");
|
|
|
|
goto err2;
|
|
|
|
}
|
|
|
|
|
|
|
|
err2:
|
|
|
|
clk_put(parent_clk);
|
|
|
|
err1:
|
|
|
|
clk_put(gfclk);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
|
|
|
|
struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct device_node *np = pdev->dev.of_node;
|
|
|
|
struct davinci_mcasp_pdata *pdata = NULL;
|
|
|
|
const struct of_device_id *match =
|
|
|
|
of_match_device(mcasp_dt_ids, &pdev->dev);
|
|
|
|
struct of_phandle_args dma_spec;
|
|
|
|
|
|
|
|
const u32 *of_serial_dir32;
|
|
|
|
u32 val;
|
|
|
|
int i, ret = 0;
|
|
|
|
|
|
|
|
if (pdev->dev.platform_data) {
|
|
|
|
pdata = pdev->dev.platform_data;
|
|
|
|
return pdata;
|
|
|
|
} else if (match) {
|
|
|
|
pdata = (struct davinci_mcasp_pdata*) match->data;
|
|
|
|
} else {
|
|
|
|
/* control shouldn't reach here. something is wrong */
|
|
|
|
ret = -EINVAL;
|
|
|
|
goto nodata;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = of_property_read_u32(np, "op-mode", &val);
|
|
|
|
if (ret >= 0)
|
|
|
|
pdata->op_mode = val;
|
|
|
|
|
|
|
|
ret = of_property_read_u32(np, "tdm-slots", &val);
|
|
|
|
if (ret >= 0) {
|
|
|
|
if (val < 2 || val > 32) {
|
|
|
|
dev_err(&pdev->dev,
|
|
|
|
"tdm-slots must be in rage [2-32]\n");
|
|
|
|
ret = -EINVAL;
|
|
|
|
goto nodata;
|
|
|
|
}
|
|
|
|
|
|
|
|
pdata->tdm_slots = val;
|
|
|
|
}
|
|
|
|
|
|
|
|
of_serial_dir32 = of_get_property(np, "serial-dir", &val);
|
|
|
|
val /= sizeof(u32);
|
|
|
|
if (of_serial_dir32) {
|
|
|
|
u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
|
|
|
|
(sizeof(*of_serial_dir) * val),
|
|
|
|
GFP_KERNEL);
|
|
|
|
if (!of_serial_dir) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto nodata;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < val; i++)
|
|
|
|
of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
|
|
|
|
|
|
|
|
pdata->num_serializer = val;
|
|
|
|
pdata->serial_dir = of_serial_dir;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = of_property_match_string(np, "dma-names", "tx");
|
|
|
|
if (ret < 0)
|
|
|
|
goto nodata;
|
|
|
|
|
|
|
|
ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
|
|
|
|
&dma_spec);
|
|
|
|
if (ret < 0)
|
|
|
|
goto nodata;
|
|
|
|
|
|
|
|
pdata->tx_dma_channel = dma_spec.args[0];
|
|
|
|
|
|
|
|
ret = of_property_match_string(np, "dma-names", "rx");
|
|
|
|
if (ret < 0)
|
|
|
|
goto nodata;
|
|
|
|
|
|
|
|
ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
|
|
|
|
&dma_spec);
|
|
|
|
if (ret < 0)
|
|
|
|
goto nodata;
|
|
|
|
|
|
|
|
pdata->rx_dma_channel = dma_spec.args[0];
|
|
|
|
|
|
|
|
ret = of_property_read_u32(np, "tx-num-evt", &val);
|
|
|
|
if (ret >= 0)
|
|
|
|
pdata->txnumevt = val;
|
|
|
|
|
|
|
|
ret = of_property_read_u32(np, "rx-num-evt", &val);
|
|
|
|
if (ret >= 0)
|
|
|
|
pdata->rxnumevt = val;
|
|
|
|
|
|
|
|
ret = of_property_read_u32(np, "sram-size-playback", &val);
|
|
|
|
if (ret >= 0)
|
|
|
|
pdata->sram_size_playback = val;
|
|
|
|
|
|
|
|
ret = of_property_read_u32(np, "sram-size-capture", &val);
|
|
|
|
if (ret >= 0)
|
|
|
|
pdata->sram_size_capture = val;
|
|
|
|
|
|
|
|
return pdata;
|
|
|
|
|
|
|
|
nodata:
|
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(&pdev->dev, "Error populating platform data, err %d\n",
|
|
|
|
ret);
|
|
|
|
pdata = NULL;
|
|
|
|
}
|
|
|
|
return pdata;
|
|
|
|
}
|
|
|
|
|
2024-09-09 08:52:07 +00:00
|
|
|
static int davinci_mcasp_probe(struct platform_device *pdev)
|
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
struct davinci_pcm_dma_params *dma_params;
|
|
|
|
struct snd_dmaengine_dai_dma_data *dma_data;
|
|
|
|
struct resource *mem, *ioarea, *res, *dat;
|
|
|
|
struct davinci_mcasp_pdata *pdata;
|
|
|
|
struct davinci_mcasp *mcasp;
|
2024-09-09 08:52:07 +00:00
|
|
|
int ret;
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
if (!pdev->dev.platform_data && !pdev->dev.of_node) {
|
|
|
|
dev_err(&pdev->dev, "No platform data supplied\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
|
2024-09-09 08:52:07 +00:00
|
|
|
GFP_KERNEL);
|
2024-09-09 08:57:42 +00:00
|
|
|
if (!mcasp)
|
2024-09-09 08:52:07 +00:00
|
|
|
return -ENOMEM;
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
pdata = davinci_mcasp_set_pdata_from_of(pdev);
|
|
|
|
if (!pdata) {
|
|
|
|
dev_err(&pdev->dev, "no platform data\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
|
2024-09-09 08:52:07 +00:00
|
|
|
if (!mem) {
|
2024-09-09 08:57:42 +00:00
|
|
|
dev_warn(mcasp->dev,
|
|
|
|
"\"mpu\" mem resource not found, using index 0\n");
|
|
|
|
mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
|
|
if (!mem) {
|
|
|
|
dev_err(&pdev->dev, "no mem resource?\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
ioarea = devm_request_mem_region(&pdev->dev, mem->start,
|
|
|
|
resource_size(mem), pdev->name);
|
|
|
|
if (!ioarea) {
|
|
|
|
dev_err(&pdev->dev, "Audio region already claimed\n");
|
|
|
|
return -EBUSY;
|
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
pm_runtime_enable(&pdev->dev);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
ret = pm_runtime_get_sync(&pdev->dev);
|
|
|
|
if (IS_ERR_VALUE(ret)) {
|
|
|
|
dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
|
|
|
|
return ret;
|
|
|
|
}
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
|
|
|
|
if (!mcasp->base) {
|
2024-09-09 08:52:07 +00:00
|
|
|
dev_err(&pdev->dev, "ioremap failed\n");
|
|
|
|
ret = -ENOMEM;
|
2024-09-09 08:57:42 +00:00
|
|
|
goto err;
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mcasp->op_mode = pdata->op_mode;
|
|
|
|
mcasp->tdm_slots = pdata->tdm_slots;
|
|
|
|
mcasp->num_serializer = pdata->num_serializer;
|
|
|
|
#ifdef CONFIG_PM_SLEEP
|
|
|
|
mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
|
|
|
|
sizeof(u32) * mcasp->num_serializer,
|
|
|
|
GFP_KERNEL);
|
|
|
|
#endif
|
|
|
|
mcasp->serial_dir = pdata->serial_dir;
|
|
|
|
mcasp->version = pdata->version;
|
|
|
|
mcasp->txnumevt = pdata->txnumevt;
|
|
|
|
mcasp->rxnumevt = pdata->rxnumevt;
|
|
|
|
|
|
|
|
mcasp->dev = &pdev->dev;
|
|
|
|
|
|
|
|
dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
|
|
|
|
if (dat)
|
|
|
|
mcasp->dat_port = true;
|
|
|
|
|
|
|
|
dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
|
|
|
|
dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
|
|
|
|
dma_params->asp_chan_q = pdata->asp_chan_q;
|
|
|
|
dma_params->ram_chan_q = pdata->ram_chan_q;
|
|
|
|
dma_params->sram_pool = pdata->sram_pool;
|
|
|
|
dma_params->sram_size = pdata->sram_size_playback;
|
|
|
|
if (dat)
|
|
|
|
dma_params->dma_addr = dat->start;
|
|
|
|
else
|
|
|
|
dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
/* Unconditional dmaengine stuff */
|
|
|
|
dma_data->addr = dma_params->dma_addr;
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
|
|
|
|
if (res)
|
|
|
|
dma_params->channel = res->start;
|
|
|
|
else
|
|
|
|
dma_params->channel = pdata->tx_dma_channel;
|
|
|
|
|
|
|
|
/* dmaengine filter data for DT and non-DT boot */
|
|
|
|
if (pdev->dev.of_node)
|
|
|
|
dma_data->filter_data = "tx";
|
|
|
|
else
|
|
|
|
dma_data->filter_data = &dma_params->channel;
|
|
|
|
|
|
|
|
dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
|
|
|
|
dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
|
|
|
|
dma_params->asp_chan_q = pdata->asp_chan_q;
|
|
|
|
dma_params->ram_chan_q = pdata->ram_chan_q;
|
|
|
|
dma_params->sram_pool = pdata->sram_pool;
|
|
|
|
dma_params->sram_size = pdata->sram_size_capture;
|
|
|
|
if (dat)
|
|
|
|
dma_params->dma_addr = dat->start;
|
|
|
|
else
|
|
|
|
dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
|
|
|
|
|
|
|
|
/* Unconditional dmaengine stuff */
|
|
|
|
dma_data->addr = dma_params->dma_addr;
|
|
|
|
|
|
|
|
if (mcasp->version < MCASP_VERSION_3) {
|
|
|
|
mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
|
|
|
|
/* dma_params->dma_addr is pointing to the data port address */
|
|
|
|
mcasp->dat_port = true;
|
|
|
|
} else {
|
|
|
|
mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
|
|
|
|
if (res)
|
|
|
|
dma_params->channel = res->start;
|
|
|
|
else
|
|
|
|
dma_params->channel = pdata->rx_dma_channel;
|
|
|
|
|
|
|
|
/* dmaengine filter data for DT and non-DT boot */
|
|
|
|
if (pdev->dev.of_node)
|
|
|
|
dma_data->filter_data = "rx";
|
|
|
|
else
|
|
|
|
dma_data->filter_data = &dma_params->channel;
|
|
|
|
|
|
|
|
dev_set_drvdata(&pdev->dev, mcasp);
|
|
|
|
|
|
|
|
mcasp_reparent_fck(pdev);
|
|
|
|
|
|
|
|
ret = devm_snd_soc_register_component(&pdev->dev,
|
|
|
|
&davinci_mcasp_component,
|
|
|
|
&davinci_mcasp_dai[pdata->op_mode], 1);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
if (ret != 0)
|
2024-09-09 08:57:42 +00:00
|
|
|
goto err;
|
|
|
|
|
|
|
|
switch (mcasp->version) {
|
|
|
|
#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
|
|
|
|
(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
|
|
|
|
IS_MODULE(CONFIG_SND_DAVINCI_SOC))
|
|
|
|
case MCASP_VERSION_1:
|
|
|
|
case MCASP_VERSION_2:
|
|
|
|
ret = davinci_soc_platform_register(&pdev->dev);
|
|
|
|
break;
|
|
|
|
#endif
|
|
|
|
#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
|
|
|
|
(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
|
|
|
|
IS_MODULE(CONFIG_SND_EDMA_SOC))
|
|
|
|
case MCASP_VERSION_3:
|
|
|
|
ret = edma_pcm_platform_register(&pdev->dev);
|
|
|
|
break;
|
|
|
|
#endif
|
|
|
|
#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
|
|
|
|
(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
|
|
|
|
IS_MODULE(CONFIG_SND_OMAP_SOC))
|
|
|
|
case MCASP_VERSION_4:
|
|
|
|
ret = omap_pcm_platform_register(&pdev->dev);
|
|
|
|
break;
|
|
|
|
#endif
|
|
|
|
default:
|
|
|
|
dev_err(&pdev->dev, "Invalid McASP version: %d\n",
|
|
|
|
mcasp->version);
|
|
|
|
ret = -EINVAL;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
2024-09-09 08:52:07 +00:00
|
|
|
return 0;
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
err:
|
|
|
|
pm_runtime_put_sync(&pdev->dev);
|
|
|
|
pm_runtime_disable(&pdev->dev);
|
2024-09-09 08:52:07 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_mcasp_remove(struct platform_device *pdev)
|
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
pm_runtime_put_sync(&pdev->dev);
|
|
|
|
pm_runtime_disable(&pdev->dev);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct platform_driver davinci_mcasp_driver = {
|
|
|
|
.probe = davinci_mcasp_probe,
|
|
|
|
.remove = davinci_mcasp_remove,
|
|
|
|
.driver = {
|
|
|
|
.name = "davinci-mcasp",
|
|
|
|
.owner = THIS_MODULE,
|
2024-09-09 08:57:42 +00:00
|
|
|
.of_match_table = mcasp_dt_ids,
|
2024-09-09 08:52:07 +00:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
module_platform_driver(davinci_mcasp_driver);
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Steve Chen");
|
|
|
|
MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
|
|
|
|
MODULE_LICENSE("GPL");
|