M7350/kernel/arch/powerpc/boot/dts/fsl/t104xsi-pre.dtsi

105 lines
2.9 KiB
Plaintext
Raw Normal View History

2024-09-09 08:52:07 +00:00
/*
2024-09-09 08:57:42 +00:00
* T1040/T1042 Silicon/SoC Device Tree Source (pre include)
2024-09-09 08:52:07 +00:00
*
2024-09-09 08:57:42 +00:00
* Copyright 2013 Freescale Semiconductor Inc.
2024-09-09 08:52:07 +00:00
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
* * Redistributions of source code must retain the above copyright
2024-09-09 08:57:42 +00:00
* notice, this list of conditions and the following disclaimer.
2024-09-09 08:52:07 +00:00
* * Redistributions in binary form must reproduce the above copyright
2024-09-09 08:57:42 +00:00
* notice, this list of conditions and the following disclaimer in the
* documentation and/or other materials provided with the distribution.
2024-09-09 08:52:07 +00:00
* * Neither the name of Freescale Semiconductor nor the
2024-09-09 08:57:42 +00:00
* names of its contributors may be used to endorse or promote products
* derived from this software without specific prior written permission.
2024-09-09 08:52:07 +00:00
*
*
* ALTERNATIVELY, this software may be distributed under the terms of the
* GNU General Public License ("GPL") as published by the Free Software
* Foundation, either version 2 of that License or (at your option) any
* later version.
*
* THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
* EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
* WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
* DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
* DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
* LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
* ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
* SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
*/
/dts-v1/;
2024-09-09 08:57:42 +00:00
/include/ "e5500_power_isa.dtsi"
2024-09-09 08:52:07 +00:00
/ {
#address-cells = <2>;
#size-cells = <2>;
interrupt-parent = <&mpic>;
aliases {
ccsr = &soc;
dcsr = &dcsr;
serial0 = &serial0;
serial1 = &serial1;
serial2 = &serial2;
serial3 = &serial3;
pci0 = &pci0;
pci1 = &pci1;
2024-09-09 08:57:42 +00:00
pci2 = &pci2;
pci3 = &pci3;
2024-09-09 08:52:07 +00:00
usb0 = &usb0;
usb1 = &usb1;
2024-09-09 08:57:42 +00:00
sdhc = &sdhc;
2024-09-09 08:52:07 +00:00
crypto = &crypto;
};
cpus {
#address-cells = <1>;
#size-cells = <0>;
2024-09-09 08:57:42 +00:00
cpu0: PowerPC,e5500@0 {
2024-09-09 08:52:07 +00:00
device_type = "cpu";
reg = <0>;
2024-09-09 08:57:42 +00:00
clocks = <&mux0>;
2024-09-09 08:52:07 +00:00
next-level-cache = <&L2_1>;
L2_1: l2-cache {
next-level-cache = <&cpc>;
};
};
2024-09-09 08:57:42 +00:00
cpu1: PowerPC,e5500@1 {
2024-09-09 08:52:07 +00:00
device_type = "cpu";
2024-09-09 08:57:42 +00:00
reg = <1>;
clocks = <&mux1>;
next-level-cache = <&L2_2>;
L2_2: l2-cache {
2024-09-09 08:52:07 +00:00
next-level-cache = <&cpc>;
};
};
2024-09-09 08:57:42 +00:00
cpu2: PowerPC,e5500@2 {
2024-09-09 08:52:07 +00:00
device_type = "cpu";
2024-09-09 08:57:42 +00:00
reg = <2>;
clocks = <&mux2>;
next-level-cache = <&L2_3>;
L2_3: l2-cache {
2024-09-09 08:52:07 +00:00
next-level-cache = <&cpc>;
};
};
2024-09-09 08:57:42 +00:00
cpu3: PowerPC,e5500@3 {
2024-09-09 08:52:07 +00:00
device_type = "cpu";
2024-09-09 08:57:42 +00:00
reg = <3>;
clocks = <&mux3>;
next-level-cache = <&L2_4>;
L2_4: l2-cache {
2024-09-09 08:52:07 +00:00
next-level-cache = <&cpc>;
};
};
};
};