2024-09-09 08:52:07 +00:00
|
|
|
/*
|
2024-09-09 08:57:42 +00:00
|
|
|
* QorIQ Sec/Crypto 5.2 device tree stub [ controller @ offset 0x300000 ]
|
2024-09-09 08:52:07 +00:00
|
|
|
*
|
2024-09-09 08:57:42 +00:00
|
|
|
* Copyright 2011-2012 Freescale Semiconductor Inc.
|
2024-09-09 08:52:07 +00:00
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are met:
|
|
|
|
* * Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* * Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
* * Neither the name of Freescale Semiconductor nor the
|
|
|
|
* names of its contributors may be used to endorse or promote products
|
|
|
|
* derived from this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* ALTERNATIVELY, this software may be distributed under the terms of the
|
|
|
|
* GNU General Public License ("GPL") as published by the Free Software
|
|
|
|
* Foundation, either version 2 of that License or (at your option) any
|
|
|
|
* later version.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
|
|
|
|
* EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
|
|
|
|
* WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
|
|
|
|
* DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
|
|
|
|
* DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
|
|
|
|
* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
|
|
|
|
* LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
|
|
|
|
* ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
|
|
|
|
* SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
crypto: crypto@300000 {
|
2024-09-09 08:57:42 +00:00
|
|
|
compatible = "fsl,sec-v5.2", "fsl,sec-v5.0", "fsl,sec-v4.0";
|
|
|
|
fsl,sec-era = <5>;
|
2024-09-09 08:52:07 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x300000 0x10000>;
|
|
|
|
ranges = <0 0x300000 0x10000>;
|
|
|
|
interrupts = <92 2 0 0>;
|
|
|
|
|
|
|
|
sec_jr0: jr@1000 {
|
2024-09-09 08:57:42 +00:00
|
|
|
compatible = "fsl,sec-v5.2-job-ring",
|
|
|
|
"fsl,sec-v5.0-job-ring",
|
2024-09-09 08:52:07 +00:00
|
|
|
"fsl,sec-v4.0-job-ring";
|
|
|
|
reg = <0x1000 0x1000>;
|
|
|
|
interrupts = <88 2 0 0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sec_jr1: jr@2000 {
|
2024-09-09 08:57:42 +00:00
|
|
|
compatible = "fsl,sec-v5.2-job-ring",
|
|
|
|
"fsl,sec-v5.0-job-ring",
|
2024-09-09 08:52:07 +00:00
|
|
|
"fsl,sec-v4.0-job-ring";
|
|
|
|
reg = <0x2000 0x1000>;
|
|
|
|
interrupts = <89 2 0 0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sec_jr2: jr@3000 {
|
2024-09-09 08:57:42 +00:00
|
|
|
compatible = "fsl,sec-v5.2-job-ring",
|
|
|
|
"fsl,sec-v5.0-job-ring",
|
2024-09-09 08:52:07 +00:00
|
|
|
"fsl,sec-v4.0-job-ring";
|
|
|
|
reg = <0x3000 0x1000>;
|
|
|
|
interrupts = <90 2 0 0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sec_jr3: jr@4000 {
|
2024-09-09 08:57:42 +00:00
|
|
|
compatible = "fsl,sec-v5.2-job-ring",
|
|
|
|
"fsl,sec-v5.0-job-ring",
|
2024-09-09 08:52:07 +00:00
|
|
|
"fsl,sec-v4.0-job-ring";
|
|
|
|
reg = <0x4000 0x1000>;
|
|
|
|
interrupts = <91 2 0 0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
rtic@6000 {
|
2024-09-09 08:57:42 +00:00
|
|
|
compatible = "fsl,sec-v5.2-rtic",
|
|
|
|
"fsl,sec-v5.0-rtic",
|
2024-09-09 08:52:07 +00:00
|
|
|
"fsl,sec-v4.0-rtic";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x6000 0x100>;
|
|
|
|
ranges = <0x0 0x6100 0xe00>;
|
|
|
|
|
|
|
|
rtic_a: rtic-a@0 {
|
2024-09-09 08:57:42 +00:00
|
|
|
compatible = "fsl,sec-v5.2-rtic-memory",
|
|
|
|
"fsl,sec-v5.0-rtic-memory",
|
2024-09-09 08:52:07 +00:00
|
|
|
"fsl,sec-v4.0-rtic-memory";
|
|
|
|
reg = <0x00 0x20 0x100 0x80>;
|
|
|
|
};
|
|
|
|
|
|
|
|
rtic_b: rtic-b@20 {
|
2024-09-09 08:57:42 +00:00
|
|
|
compatible = "fsl,sec-v5.2-rtic-memory",
|
|
|
|
"fsl,sec-v5.0-rtic-memory",
|
2024-09-09 08:52:07 +00:00
|
|
|
"fsl,sec-v4.0-rtic-memory";
|
|
|
|
reg = <0x20 0x20 0x200 0x80>;
|
|
|
|
};
|
|
|
|
|
|
|
|
rtic_c: rtic-c@40 {
|
2024-09-09 08:57:42 +00:00
|
|
|
compatible = "fsl,sec-v5.2-rtic-memory",
|
|
|
|
"fsl,sec-v5.0-rtic-memory",
|
2024-09-09 08:52:07 +00:00
|
|
|
"fsl,sec-v4.0-rtic-memory";
|
|
|
|
reg = <0x40 0x20 0x300 0x80>;
|
|
|
|
};
|
|
|
|
|
|
|
|
rtic_d: rtic-d@60 {
|
2024-09-09 08:57:42 +00:00
|
|
|
compatible = "fsl,sec-v5.2-rtic-memory",
|
|
|
|
"fsl,sec-v5.0-rtic-memory",
|
2024-09-09 08:52:07 +00:00
|
|
|
"fsl,sec-v4.0-rtic-memory";
|
|
|
|
reg = <0x60 0x20 0x500 0x80>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
sec_mon: sec_mon@314000 {
|
2024-09-09 08:57:42 +00:00
|
|
|
compatible = "fsl,sec-v5.2-mon", "fsl,sec-v5.0-mon", "fsl,sec-v4.0-mon";
|
2024-09-09 08:52:07 +00:00
|
|
|
reg = <0x314000 0x1000>;
|
|
|
|
interrupts = <93 2 0 0>;
|
|
|
|
};
|