2024-09-09 08:52:07 +00:00
|
|
|
/*
|
|
|
|
* Atheros AR71XX/AR724X/AR913X specific setup
|
|
|
|
*
|
2024-09-09 08:57:42 +00:00
|
|
|
* Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
|
2024-09-09 08:52:07 +00:00
|
|
|
* Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
|
|
|
|
* Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
|
|
|
|
*
|
2024-09-09 08:57:42 +00:00
|
|
|
* Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
|
2024-09-09 08:52:07 +00:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License version 2 as published
|
|
|
|
* by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/bootmem.h>
|
|
|
|
#include <linux/err.h>
|
|
|
|
#include <linux/clk.h>
|
|
|
|
|
|
|
|
#include <asm/bootinfo.h>
|
2024-09-09 08:57:42 +00:00
|
|
|
#include <asm/idle.h>
|
2024-09-09 08:52:07 +00:00
|
|
|
#include <asm/time.h> /* for mips_hpt_frequency */
|
|
|
|
#include <asm/reboot.h> /* for _machine_{restart,halt} */
|
|
|
|
#include <asm/mips_machine.h>
|
|
|
|
|
|
|
|
#include <asm/mach-ath79/ath79.h>
|
|
|
|
#include <asm/mach-ath79/ar71xx_regs.h>
|
|
|
|
#include "common.h"
|
|
|
|
#include "dev-common.h"
|
|
|
|
#include "machtypes.h"
|
|
|
|
|
|
|
|
#define ATH79_SYS_TYPE_LEN 64
|
|
|
|
|
|
|
|
#define AR71XX_BASE_FREQ 40000000
|
|
|
|
#define AR724X_BASE_FREQ 5000000
|
|
|
|
#define AR913X_BASE_FREQ 5000000
|
|
|
|
|
|
|
|
static char ath79_sys_type[ATH79_SYS_TYPE_LEN];
|
|
|
|
|
|
|
|
static void ath79_restart(char *command)
|
|
|
|
{
|
|
|
|
ath79_device_reset_set(AR71XX_RESET_FULL_CHIP);
|
|
|
|
for (;;)
|
|
|
|
if (cpu_wait)
|
|
|
|
cpu_wait();
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ath79_halt(void)
|
|
|
|
{
|
|
|
|
while (1)
|
|
|
|
cpu_wait();
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __init ath79_detect_sys_type(void)
|
|
|
|
{
|
|
|
|
char *chip = "????";
|
|
|
|
u32 id;
|
|
|
|
u32 major;
|
|
|
|
u32 minor;
|
|
|
|
u32 rev = 0;
|
|
|
|
|
|
|
|
id = ath79_reset_rr(AR71XX_RESET_REG_REV_ID);
|
|
|
|
major = id & REV_ID_MAJOR_MASK;
|
|
|
|
|
|
|
|
switch (major) {
|
|
|
|
case REV_ID_MAJOR_AR71XX:
|
|
|
|
minor = id & AR71XX_REV_ID_MINOR_MASK;
|
|
|
|
rev = id >> AR71XX_REV_ID_REVISION_SHIFT;
|
|
|
|
rev &= AR71XX_REV_ID_REVISION_MASK;
|
|
|
|
switch (minor) {
|
|
|
|
case AR71XX_REV_ID_MINOR_AR7130:
|
|
|
|
ath79_soc = ATH79_SOC_AR7130;
|
|
|
|
chip = "7130";
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AR71XX_REV_ID_MINOR_AR7141:
|
|
|
|
ath79_soc = ATH79_SOC_AR7141;
|
|
|
|
chip = "7141";
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AR71XX_REV_ID_MINOR_AR7161:
|
|
|
|
ath79_soc = ATH79_SOC_AR7161;
|
|
|
|
chip = "7161";
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_AR7240:
|
|
|
|
ath79_soc = ATH79_SOC_AR7240;
|
|
|
|
chip = "7240";
|
|
|
|
rev = id & AR724X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_AR7241:
|
|
|
|
ath79_soc = ATH79_SOC_AR7241;
|
|
|
|
chip = "7241";
|
|
|
|
rev = id & AR724X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_AR7242:
|
|
|
|
ath79_soc = ATH79_SOC_AR7242;
|
|
|
|
chip = "7242";
|
|
|
|
rev = id & AR724X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_AR913X:
|
|
|
|
minor = id & AR913X_REV_ID_MINOR_MASK;
|
|
|
|
rev = id >> AR913X_REV_ID_REVISION_SHIFT;
|
|
|
|
rev &= AR913X_REV_ID_REVISION_MASK;
|
|
|
|
switch (minor) {
|
|
|
|
case AR913X_REV_ID_MINOR_AR9130:
|
|
|
|
ath79_soc = ATH79_SOC_AR9130;
|
|
|
|
chip = "9130";
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AR913X_REV_ID_MINOR_AR9132:
|
|
|
|
ath79_soc = ATH79_SOC_AR9132;
|
|
|
|
chip = "9132";
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
case REV_ID_MAJOR_AR9330:
|
|
|
|
ath79_soc = ATH79_SOC_AR9330;
|
|
|
|
chip = "9330";
|
|
|
|
rev = id & AR933X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_AR9331:
|
|
|
|
ath79_soc = ATH79_SOC_AR9331;
|
|
|
|
chip = "9331";
|
|
|
|
rev = id & AR933X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_AR9341:
|
|
|
|
ath79_soc = ATH79_SOC_AR9341;
|
|
|
|
chip = "9341";
|
|
|
|
rev = id & AR934X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_AR9342:
|
|
|
|
ath79_soc = ATH79_SOC_AR9342;
|
|
|
|
chip = "9342";
|
|
|
|
rev = id & AR934X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_AR9344:
|
|
|
|
ath79_soc = ATH79_SOC_AR9344;
|
|
|
|
chip = "9344";
|
|
|
|
rev = id & AR934X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_QCA9556:
|
|
|
|
ath79_soc = ATH79_SOC_QCA9556;
|
|
|
|
chip = "9556";
|
|
|
|
rev = id & QCA955X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_QCA9558:
|
|
|
|
ath79_soc = ATH79_SOC_QCA9558;
|
|
|
|
chip = "9558";
|
|
|
|
rev = id & QCA955X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
2024-09-09 08:52:07 +00:00
|
|
|
default:
|
|
|
|
panic("ath79: unknown SoC, id:0x%08x", id);
|
|
|
|
}
|
|
|
|
|
|
|
|
ath79_soc_rev = rev;
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
if (soc_is_qca955x())
|
|
|
|
sprintf(ath79_sys_type, "Qualcomm Atheros QCA%s rev %u",
|
|
|
|
chip, rev);
|
|
|
|
else
|
|
|
|
sprintf(ath79_sys_type, "Atheros AR%s rev %u", chip, rev);
|
2024-09-09 08:52:07 +00:00
|
|
|
pr_info("SoC: %s\n", ath79_sys_type);
|
|
|
|
}
|
|
|
|
|
|
|
|
const char *get_system_type(void)
|
|
|
|
{
|
|
|
|
return ath79_sys_type;
|
|
|
|
}
|
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
unsigned int get_c0_compare_int(void)
|
2024-09-09 08:52:07 +00:00
|
|
|
{
|
|
|
|
return CP0_LEGACY_COMPARE_IRQ;
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init plat_mem_setup(void)
|
|
|
|
{
|
|
|
|
set_io_port_base(KSEG1);
|
|
|
|
|
|
|
|
ath79_reset_base = ioremap_nocache(AR71XX_RESET_BASE,
|
|
|
|
AR71XX_RESET_SIZE);
|
|
|
|
ath79_pll_base = ioremap_nocache(AR71XX_PLL_BASE,
|
|
|
|
AR71XX_PLL_SIZE);
|
|
|
|
ath79_ddr_base = ioremap_nocache(AR71XX_DDR_CTRL_BASE,
|
|
|
|
AR71XX_DDR_CTRL_SIZE);
|
|
|
|
|
|
|
|
ath79_detect_sys_type();
|
2024-09-09 08:57:42 +00:00
|
|
|
detect_memory_region(0, ATH79_MEM_SIZE_MIN, ATH79_MEM_SIZE_MAX);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
|
|
|
_machine_restart = ath79_restart;
|
|
|
|
_machine_halt = ath79_halt;
|
|
|
|
pm_power_off = ath79_halt;
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init plat_time_init(void)
|
|
|
|
{
|
2024-09-09 08:57:42 +00:00
|
|
|
unsigned long cpu_clk_rate;
|
|
|
|
unsigned long ahb_clk_rate;
|
|
|
|
unsigned long ddr_clk_rate;
|
|
|
|
unsigned long ref_clk_rate;
|
|
|
|
|
|
|
|
ath79_clocks_init();
|
|
|
|
|
|
|
|
cpu_clk_rate = ath79_get_sys_clk_rate("cpu");
|
|
|
|
ahb_clk_rate = ath79_get_sys_clk_rate("ahb");
|
|
|
|
ddr_clk_rate = ath79_get_sys_clk_rate("ddr");
|
|
|
|
ref_clk_rate = ath79_get_sys_clk_rate("ref");
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
pr_info("Clocks: CPU:%lu.%03luMHz, DDR:%lu.%03luMHz, AHB:%lu.%03luMHz, Ref:%lu.%03luMHz",
|
|
|
|
cpu_clk_rate / 1000000, (cpu_clk_rate / 1000) % 1000,
|
|
|
|
ddr_clk_rate / 1000000, (ddr_clk_rate / 1000) % 1000,
|
|
|
|
ahb_clk_rate / 1000000, (ahb_clk_rate / 1000) % 1000,
|
|
|
|
ref_clk_rate / 1000000, (ref_clk_rate / 1000) % 1000);
|
2024-09-09 08:52:07 +00:00
|
|
|
|
2024-09-09 08:57:42 +00:00
|
|
|
mips_hpt_frequency = cpu_clk_rate / 2;
|
2024-09-09 08:52:07 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int __init ath79_setup(void)
|
|
|
|
{
|
|
|
|
ath79_gpio_init();
|
|
|
|
ath79_register_uart();
|
|
|
|
ath79_register_wdt();
|
|
|
|
|
|
|
|
mips_machine_setup();
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
arch_initcall(ath79_setup);
|
|
|
|
|
|
|
|
static void __init ath79_generic_init(void)
|
|
|
|
{
|
|
|
|
/* Nothing to do */
|
|
|
|
}
|
|
|
|
|
|
|
|
MIPS_MACHINE(ATH79_MACH_GENERIC,
|
|
|
|
"Generic",
|
|
|
|
"Generic AR71XX/AR724X/AR913X based board",
|
|
|
|
ath79_generic_init);
|