M7350/kernel/arch/powerpc/boot/dts/fsl/p5040si-pre.dtsi

123 lines
3.4 KiB
Plaintext
Raw Permalink Normal View History

2024-09-09 08:52:07 +00:00
/*
2024-09-09 08:57:42 +00:00
* P5040 Silicon/SoC Device Tree Source (pre include)
2024-09-09 08:52:07 +00:00
*
2024-09-09 08:57:42 +00:00
* Copyright 2012 Freescale Semiconductor Inc.
2024-09-09 08:52:07 +00:00
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
* * Redistributions of source code must retain the above copyright
* notice, this list of conditions and the following disclaimer.
* * Redistributions in binary form must reproduce the above copyright
* notice, this list of conditions and the following disclaimer in the
* documentation and/or other materials provided with the distribution.
* * Neither the name of Freescale Semiconductor nor the
* names of its contributors may be used to endorse or promote products
* derived from this software without specific prior written permission.
*
*
* ALTERNATIVELY, this software may be distributed under the terms of the
* GNU General Public License ("GPL") as published by the Free Software
* Foundation, either version 2 of that License or (at your option) any
* later version.
*
2024-09-09 08:57:42 +00:00
* This software is provided by Freescale Semiconductor "as is" and any
* express or implied warranties, including, but not limited to, the implied
* warranties of merchantability and fitness for a particular purpose are
* disclaimed. In no event shall Freescale Semiconductor be liable for any
* direct, indirect, incidental, special, exemplary, or consequential damages
* (including, but not limited to, procurement of substitute goods or services;
* loss of use, data, or profits; or business interruption) however caused and
* on any theory of liability, whether in contract, strict liability, or tort
* (including negligence or otherwise) arising in any way out of the use of this
* software, even if advised of the possibility of such damage.
2024-09-09 08:52:07 +00:00
*/
/dts-v1/;
2024-09-09 08:57:42 +00:00
/include/ "e5500_power_isa.dtsi"
2024-09-09 08:52:07 +00:00
/ {
2024-09-09 08:57:42 +00:00
compatible = "fsl,P5040";
2024-09-09 08:52:07 +00:00
#address-cells = <2>;
#size-cells = <2>;
interrupt-parent = <&mpic>;
aliases {
ccsr = &soc;
dcsr = &dcsr;
serial0 = &serial0;
serial1 = &serial1;
serial2 = &serial2;
serial3 = &serial3;
pci0 = &pci0;
pci1 = &pci1;
2024-09-09 08:57:42 +00:00
pci2 = &pci2;
2024-09-09 08:52:07 +00:00
usb0 = &usb0;
usb1 = &usb1;
dma0 = &dma0;
dma1 = &dma1;
2024-09-09 08:57:42 +00:00
sdhc = &sdhc;
2024-09-09 08:52:07 +00:00
msi0 = &msi0;
msi1 = &msi1;
msi2 = &msi2;
crypto = &crypto;
sec_jr0 = &sec_jr0;
sec_jr1 = &sec_jr1;
sec_jr2 = &sec_jr2;
sec_jr3 = &sec_jr3;
rtic_a = &rtic_a;
rtic_b = &rtic_b;
rtic_c = &rtic_c;
rtic_d = &rtic_d;
sec_mon = &sec_mon;
};
cpus {
#address-cells = <1>;
#size-cells = <0>;
2024-09-09 08:57:42 +00:00
cpu0: PowerPC,e5500@0 {
2024-09-09 08:52:07 +00:00
device_type = "cpu";
reg = <0>;
2024-09-09 08:57:42 +00:00
clocks = <&mux0>;
2024-09-09 08:52:07 +00:00
next-level-cache = <&L2_0>;
2024-09-09 08:57:42 +00:00
fsl,portid-mapping = <0x80000000>;
2024-09-09 08:52:07 +00:00
L2_0: l2-cache {
next-level-cache = <&cpc>;
};
};
2024-09-09 08:57:42 +00:00
cpu1: PowerPC,e5500@1 {
2024-09-09 08:52:07 +00:00
device_type = "cpu";
reg = <1>;
2024-09-09 08:57:42 +00:00
clocks = <&mux1>;
2024-09-09 08:52:07 +00:00
next-level-cache = <&L2_1>;
2024-09-09 08:57:42 +00:00
fsl,portid-mapping = <0x40000000>;
2024-09-09 08:52:07 +00:00
L2_1: l2-cache {
next-level-cache = <&cpc>;
};
};
2024-09-09 08:57:42 +00:00
cpu2: PowerPC,e5500@2 {
2024-09-09 08:52:07 +00:00
device_type = "cpu";
2024-09-09 08:57:42 +00:00
reg = <2>;
clocks = <&mux2>;
next-level-cache = <&L2_2>;
fsl,portid-mapping = <0x20000000>;
L2_2: l2-cache {
2024-09-09 08:52:07 +00:00
next-level-cache = <&cpc>;
};
};
2024-09-09 08:57:42 +00:00
cpu3: PowerPC,e5500@3 {
2024-09-09 08:52:07 +00:00
device_type = "cpu";
2024-09-09 08:57:42 +00:00
reg = <3>;
clocks = <&mux3>;
next-level-cache = <&L2_3>;
fsl,portid-mapping = <0x10000000>;
L2_3: l2-cache {
2024-09-09 08:52:07 +00:00
next-level-cache = <&cpc>;
};
};
};
};