M7350/kernel/arch/powerpc/boot/dts/fsl/b4860si-pre.dtsi

94 lines
2.8 KiB
Plaintext
Raw Permalink Normal View History

2024-09-09 08:52:07 +00:00
/*
2024-09-09 08:57:42 +00:00
* B4860 Silicon/SoC Device Tree Source (pre include)
2024-09-09 08:52:07 +00:00
*
2024-09-09 08:57:42 +00:00
* Copyright 2012 Freescale Semiconductor Inc.
2024-09-09 08:52:07 +00:00
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
* * Redistributions of source code must retain the above copyright
* notice, this list of conditions and the following disclaimer.
* * Redistributions in binary form must reproduce the above copyright
* notice, this list of conditions and the following disclaimer in the
* documentation and/or other materials provided with the distribution.
* * Neither the name of Freescale Semiconductor nor the
* names of its contributors may be used to endorse or promote products
* derived from this software without specific prior written permission.
*
*
* ALTERNATIVELY, this software may be distributed under the terms of the
* GNU General Public License ("GPL") as published by the Free Software
* Foundation, either version 2 of that License or (at your option) any
* later version.
*
* THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
* EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
* WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
* DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
* DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
* LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
* ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
* SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
*/
/dts-v1/;
2024-09-09 08:57:42 +00:00
/include/ "e6500_power_isa.dtsi"
2024-09-09 08:52:07 +00:00
/ {
2024-09-09 08:57:42 +00:00
compatible = "fsl,B4860";
2024-09-09 08:52:07 +00:00
#address-cells = <2>;
#size-cells = <2>;
interrupt-parent = <&mpic>;
aliases {
ccsr = &soc;
dcsr = &dcsr;
serial0 = &serial0;
serial1 = &serial1;
serial2 = &serial2;
serial3 = &serial3;
pci0 = &pci0;
dma0 = &dma0;
dma1 = &dma1;
2024-09-09 08:57:42 +00:00
sdhc = &sdhc;
2024-09-09 08:52:07 +00:00
};
2024-09-09 08:57:42 +00:00
2024-09-09 08:52:07 +00:00
cpus {
#address-cells = <1>;
#size-cells = <0>;
2024-09-09 08:57:42 +00:00
cpu0: PowerPC,e6500@0 {
2024-09-09 08:52:07 +00:00
device_type = "cpu";
2024-09-09 08:57:42 +00:00
reg = <0 1>;
clocks = <&mux0>;
next-level-cache = <&L2>;
fsl,portid-mapping = <0x80000000>;
2024-09-09 08:52:07 +00:00
};
2024-09-09 08:57:42 +00:00
cpu1: PowerPC,e6500@2 {
2024-09-09 08:52:07 +00:00
device_type = "cpu";
2024-09-09 08:57:42 +00:00
reg = <2 3>;
clocks = <&mux0>;
next-level-cache = <&L2>;
fsl,portid-mapping = <0x80000000>;
2024-09-09 08:52:07 +00:00
};
2024-09-09 08:57:42 +00:00
cpu2: PowerPC,e6500@4 {
2024-09-09 08:52:07 +00:00
device_type = "cpu";
2024-09-09 08:57:42 +00:00
reg = <4 5>;
clocks = <&mux0>;
next-level-cache = <&L2>;
fsl,portid-mapping = <0x80000000>;
2024-09-09 08:52:07 +00:00
};
2024-09-09 08:57:42 +00:00
cpu3: PowerPC,e6500@6 {
2024-09-09 08:52:07 +00:00
device_type = "cpu";
2024-09-09 08:57:42 +00:00
reg = <6 7>;
clocks = <&mux0>;
next-level-cache = <&L2>;
fsl,portid-mapping = <0x80000000>;
2024-09-09 08:52:07 +00:00
};
};
};