M7350/kernel/arch/mips/math-emu/dp_sub.c

190 lines
4.7 KiB
C
Raw Permalink Normal View History

2024-09-09 08:52:07 +00:00
/* IEEE754 floating point arithmetic
* double precision: common utilities
*/
/*
* MIPS floating point support
* Copyright (C) 1994-2000 Algorithmics Ltd.
*
* This program is free software; you can distribute it and/or modify it
* under the terms of the GNU General Public License (Version 2) as
* published by the Free Software Foundation.
*
* This program is distributed in the hope it will be useful, but WITHOUT
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
* for more details.
*
* You should have received a copy of the GNU General Public License along
* with this program; if not, write to the Free Software Foundation, Inc.,
2024-09-09 08:57:42 +00:00
* 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
2024-09-09 08:52:07 +00:00
*/
#include "ieee754dp.h"
2024-09-09 08:57:42 +00:00
union ieee754dp ieee754dp_sub(union ieee754dp x, union ieee754dp y)
2024-09-09 08:52:07 +00:00
{
2024-09-09 08:57:42 +00:00
int s;
2024-09-09 08:52:07 +00:00
COMPXDP;
COMPYDP;
EXPLODEXDP;
EXPLODEYDP;
2024-09-09 08:57:42 +00:00
ieee754_clearcx();
2024-09-09 08:52:07 +00:00
FLUSHXDP;
FLUSHYDP;
switch (CLPAIR(xc, yc)) {
case CLPAIR(IEEE754_CLASS_SNAN, IEEE754_CLASS_QNAN):
case CLPAIR(IEEE754_CLASS_QNAN, IEEE754_CLASS_SNAN):
case CLPAIR(IEEE754_CLASS_SNAN, IEEE754_CLASS_SNAN):
case CLPAIR(IEEE754_CLASS_ZERO, IEEE754_CLASS_SNAN):
case CLPAIR(IEEE754_CLASS_NORM, IEEE754_CLASS_SNAN):
case CLPAIR(IEEE754_CLASS_DNORM, IEEE754_CLASS_SNAN):
case CLPAIR(IEEE754_CLASS_INF, IEEE754_CLASS_SNAN):
case CLPAIR(IEEE754_CLASS_SNAN, IEEE754_CLASS_ZERO):
case CLPAIR(IEEE754_CLASS_SNAN, IEEE754_CLASS_NORM):
case CLPAIR(IEEE754_CLASS_SNAN, IEEE754_CLASS_DNORM):
case CLPAIR(IEEE754_CLASS_SNAN, IEEE754_CLASS_INF):
2024-09-09 08:57:42 +00:00
ieee754_setcx(IEEE754_INVALID_OPERATION);
return ieee754dp_nanxcpt(ieee754dp_indef());
2024-09-09 08:52:07 +00:00
case CLPAIR(IEEE754_CLASS_ZERO, IEEE754_CLASS_QNAN):
case CLPAIR(IEEE754_CLASS_NORM, IEEE754_CLASS_QNAN):
case CLPAIR(IEEE754_CLASS_DNORM, IEEE754_CLASS_QNAN):
case CLPAIR(IEEE754_CLASS_INF, IEEE754_CLASS_QNAN):
return y;
case CLPAIR(IEEE754_CLASS_QNAN, IEEE754_CLASS_QNAN):
case CLPAIR(IEEE754_CLASS_QNAN, IEEE754_CLASS_ZERO):
case CLPAIR(IEEE754_CLASS_QNAN, IEEE754_CLASS_NORM):
case CLPAIR(IEEE754_CLASS_QNAN, IEEE754_CLASS_DNORM):
case CLPAIR(IEEE754_CLASS_QNAN, IEEE754_CLASS_INF):
return x;
2024-09-09 08:57:42 +00:00
/*
* Infinity handling
*/
2024-09-09 08:52:07 +00:00
case CLPAIR(IEEE754_CLASS_INF, IEEE754_CLASS_INF):
if (xs != ys)
return x;
2024-09-09 08:57:42 +00:00
ieee754_setcx(IEEE754_INVALID_OPERATION);
return ieee754dp_indef();
2024-09-09 08:52:07 +00:00
case CLPAIR(IEEE754_CLASS_ZERO, IEEE754_CLASS_INF):
case CLPAIR(IEEE754_CLASS_DNORM, IEEE754_CLASS_INF):
case CLPAIR(IEEE754_CLASS_NORM, IEEE754_CLASS_INF):
return ieee754dp_inf(ys ^ 1);
case CLPAIR(IEEE754_CLASS_INF, IEEE754_CLASS_ZERO):
case CLPAIR(IEEE754_CLASS_INF, IEEE754_CLASS_NORM):
case CLPAIR(IEEE754_CLASS_INF, IEEE754_CLASS_DNORM):
return x;
2024-09-09 08:57:42 +00:00
/*
* Zero handling
*/
2024-09-09 08:52:07 +00:00
case CLPAIR(IEEE754_CLASS_ZERO, IEEE754_CLASS_ZERO):
if (xs != ys)
return x;
else
2024-09-09 08:57:42 +00:00
return ieee754dp_zero(ieee754_csr.rm == FPU_CSR_RD);
2024-09-09 08:52:07 +00:00
case CLPAIR(IEEE754_CLASS_NORM, IEEE754_CLASS_ZERO):
case CLPAIR(IEEE754_CLASS_DNORM, IEEE754_CLASS_ZERO):
return x;
case CLPAIR(IEEE754_CLASS_ZERO, IEEE754_CLASS_NORM):
case CLPAIR(IEEE754_CLASS_ZERO, IEEE754_CLASS_DNORM):
/* quick fix up */
DPSIGN(y) ^= 1;
return y;
case CLPAIR(IEEE754_CLASS_DNORM, IEEE754_CLASS_DNORM):
DPDNORMX;
/* FALL THROUGH */
case CLPAIR(IEEE754_CLASS_NORM, IEEE754_CLASS_DNORM):
/* normalize ym,ye */
DPDNORMY;
break;
case CLPAIR(IEEE754_CLASS_DNORM, IEEE754_CLASS_NORM):
/* normalize xm,xe */
DPDNORMX;
break;
case CLPAIR(IEEE754_CLASS_NORM, IEEE754_CLASS_NORM):
break;
}
/* flip sign of y and handle as add */
ys ^= 1;
assert(xm & DP_HIDDEN_BIT);
assert(ym & DP_HIDDEN_BIT);
/* provide guard,round and stick bit dpace */
xm <<= 3;
ym <<= 3;
if (xe > ye) {
2024-09-09 08:57:42 +00:00
/*
* Have to shift y fraction right to align
2024-09-09 08:52:07 +00:00
*/
2024-09-09 08:57:42 +00:00
s = xe - ye;
2024-09-09 08:52:07 +00:00
ym = XDPSRS(ym, s);
ye += s;
} else if (ye > xe) {
2024-09-09 08:57:42 +00:00
/*
* Have to shift x fraction right to align
2024-09-09 08:52:07 +00:00
*/
2024-09-09 08:57:42 +00:00
s = ye - xe;
2024-09-09 08:52:07 +00:00
xm = XDPSRS(xm, s);
xe += s;
}
assert(xe == ye);
assert(xe <= DP_EMAX);
if (xs == ys) {
/* generate 28 bit result of adding two 27 bit numbers
*/
xm = xm + ym;
xe = xe;
xs = xs;
2024-09-09 08:57:42 +00:00
if (xm >> (DP_FBITS + 1 + 3)) { /* carry out */
2024-09-09 08:52:07 +00:00
xm = XDPSRS1(xm); /* shift preserving sticky */
xe++;
}
} else {
if (xm >= ym) {
xm = xm - ym;
xe = xe;
xs = xs;
} else {
xm = ym - xm;
xe = xe;
xs = ys;
}
if (xm == 0) {
2024-09-09 08:57:42 +00:00
if (ieee754_csr.rm == FPU_CSR_RD)
2024-09-09 08:52:07 +00:00
return ieee754dp_zero(1); /* round negative inf. => sign = -1 */
else
return ieee754dp_zero(0); /* other round modes => sign = 1 */
}
/* normalize to rounding precision
*/
2024-09-09 08:57:42 +00:00
while ((xm >> (DP_FBITS + 3)) == 0) {
2024-09-09 08:52:07 +00:00
xm <<= 1;
xe--;
}
}
2024-09-09 08:57:42 +00:00
return ieee754dp_format(xs, xe, xm);
2024-09-09 08:52:07 +00:00
}