M7350/kernel/arch/mips/include/asm/mach-pmcs-msp71xx/msp_regs.h

665 lines
26 KiB
C
Raw Permalink Normal View History

2024-09-09 08:52:07 +00:00
/*
* Defines for the address space, registers and register configuration
* (bit masks, access macros etc) for the PMC-Sierra line of MSP products.
* This file contains addess maps for all the devices in the line of
* products but only has register definitions and configuration masks for
* registers which aren't definitely associated with any device. Things
* like clock settings, reset access, the ELB etc. Individual device
* drivers will reference the appropriate XXX_BASE value defined here
* and have individual registers offset from that.
*
* Copyright (C) 2005-2007 PMC-Sierra, Inc. All rights reserved.
* Author: Andrew Hughes, Andrew_Hughes@pmc-sierra.com
*
* ########################################################################
*
* This program is free software; you can distribute it and/or modify it
* under the terms of the GNU General Public License (Version 2) as
* published by the Free Software Foundation.
*
* This program is distributed in the hope it will be useful, but WITHOUT
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
* for more details.
*
* You should have received a copy of the GNU General Public License along
* with this program; if not, write to the Free Software Foundation, Inc.,
* 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
*
* ########################################################################
*/
#include <asm/addrspace.h>
#include <linux/types.h>
#ifndef _ASM_MSP_REGS_H
#define _ASM_MSP_REGS_H
/*
########################################################################
2024-09-09 08:57:42 +00:00
# Address space and device base definitions #
2024-09-09 08:52:07 +00:00
########################################################################
*/
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* System Logic and Peripherals (ELB, UART0, etc) device address space *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
#define MSP_SLP_BASE 0x1c000000
/* System Logic and Peripherals */
#define MSP_RST_BASE (MSP_SLP_BASE + 0x10)
/* System reset register base */
#define MSP_RST_SIZE 0x0C /* System reset register space */
#define MSP_WTIMER_BASE (MSP_SLP_BASE + 0x04C)
2024-09-09 08:57:42 +00:00
/* watchdog timer base */
2024-09-09 08:52:07 +00:00
#define MSP_ITIMER_BASE (MSP_SLP_BASE + 0x054)
2024-09-09 08:57:42 +00:00
/* internal timer base */
2024-09-09 08:52:07 +00:00
#define MSP_UART0_BASE (MSP_SLP_BASE + 0x100)
2024-09-09 08:57:42 +00:00
/* UART0 controller base */
2024-09-09 08:52:07 +00:00
#define MSP_BCPY_CTRL_BASE (MSP_SLP_BASE + 0x120)
2024-09-09 08:57:42 +00:00
/* Block Copy controller base */
2024-09-09 08:52:07 +00:00
#define MSP_BCPY_DESC_BASE (MSP_SLP_BASE + 0x160)
2024-09-09 08:57:42 +00:00
/* Block Copy descriptor base */
2024-09-09 08:52:07 +00:00
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* PCI address space *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
#define MSP_PCI_BASE 0x19000000
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* MSbus device address space *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
#define MSP_MSB_BASE 0x18000000
2024-09-09 08:57:42 +00:00
/* MSbus address start */
2024-09-09 08:52:07 +00:00
#define MSP_PER_BASE (MSP_MSB_BASE + 0x400000)
2024-09-09 08:57:42 +00:00
/* Peripheral device registers */
2024-09-09 08:52:07 +00:00
#define MSP_MAC0_BASE (MSP_MSB_BASE + 0x600000)
2024-09-09 08:57:42 +00:00
/* MAC A device registers */
2024-09-09 08:52:07 +00:00
#define MSP_MAC1_BASE (MSP_MSB_BASE + 0x700000)
2024-09-09 08:57:42 +00:00
/* MAC B device registers */
2024-09-09 08:52:07 +00:00
#define MSP_MAC_SIZE 0xE0 /* MAC register space */
#define MSP_SEC_BASE (MSP_MSB_BASE + 0x800000)
2024-09-09 08:57:42 +00:00
/* Security Engine registers */
2024-09-09 08:52:07 +00:00
#define MSP_MAC2_BASE (MSP_MSB_BASE + 0x900000)
2024-09-09 08:57:42 +00:00
/* MAC C device registers */
2024-09-09 08:52:07 +00:00
#define MSP_ADSL2_BASE (MSP_MSB_BASE + 0xA80000)
2024-09-09 08:57:42 +00:00
/* ADSL2 device registers */
2024-09-09 08:52:07 +00:00
#define MSP_USB0_BASE (MSP_MSB_BASE + 0xB00000)
2024-09-09 08:57:42 +00:00
/* USB0 device registers */
2024-09-09 08:52:07 +00:00
#define MSP_USB1_BASE (MSP_MSB_BASE + 0x300000)
/* USB1 device registers */
#define MSP_CPUIF_BASE (MSP_MSB_BASE + 0xC00000)
2024-09-09 08:57:42 +00:00
/* CPU interface registers */
2024-09-09 08:52:07 +00:00
/* Devices within the MSbus peripheral block */
#define MSP_UART1_BASE (MSP_PER_BASE + 0x030)
2024-09-09 08:57:42 +00:00
/* UART1 controller base */
2024-09-09 08:52:07 +00:00
#define MSP_SPI_BASE (MSP_PER_BASE + 0x058)
2024-09-09 08:57:42 +00:00
/* SPI/MPI control registers */
2024-09-09 08:52:07 +00:00
#define MSP_TWI_BASE (MSP_PER_BASE + 0x090)
2024-09-09 08:57:42 +00:00
/* Two-wire control registers */
2024-09-09 08:52:07 +00:00
#define MSP_PTIMER_BASE (MSP_PER_BASE + 0x0F0)
2024-09-09 08:57:42 +00:00
/* Programmable timer control */
2024-09-09 08:52:07 +00:00
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* Physical Memory configuration address space *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
#define MSP_MEM_CFG_BASE 0x17f00000
2024-09-09 08:57:42 +00:00
#define MSP_MEM_INDIRECT_CTL_10 0x10
2024-09-09 08:52:07 +00:00
/*
* Notes:
* 1) The SPI registers are split into two blocks, one offset from the
* MSP_SPI_BASE by 0x00 and the other offset from the MSP_SPI_BASE by
* 0x68. The SPI driver definitions for the register must be aware
* of this.
* 2) The block copy engine register are divided into two regions, one
* for the control/configuration of the engine proper and one for the
* values of the descriptors used in the copy process. These have
* different base defines (CTRL_BASE vs DESC_BASE)
* 3) These constants are for physical addresses which means that they
* work correctly with "ioremap" and friends. This means that device
* drivers will need to remap these addresses using ioremap and perhaps
2024-09-09 08:57:42 +00:00
* the readw/writew macros. Or they could use the regptr() macro
2024-09-09 08:52:07 +00:00
* defined below, but the readw/writew calls are the correct thing.
* 4) The UARTs have an additional status register offset from the base
2024-09-09 08:57:42 +00:00
* address. This register isn't used in the standard 8250 driver but
2024-09-09 08:52:07 +00:00
* may be used in other software. Consult the hardware datasheet for
* offset details.
* 5) For some unknown reason the security engine (MSP_SEC_BASE) registers
* start at an offset of 0x84 from the base address but the block of
* registers before this is reserved for the security engine. The
* driver will have to be aware of this but it makes the register
* definitions line up better with the documentation.
*/
/*
########################################################################
# System register definitions. Not associated with a specific device #
########################################################################
*/
/*
* This macro maps the physical register number into uncached space
* and (for C code) casts it into a u32 pointer so it can be dereferenced
* Normally these would be accessed with ioremap and readX/writeX, but
* these are convenient for a lot of internal kernel code.
*/
#ifdef __ASSEMBLER__
#define regptr(addr) (KSEG1ADDR(addr))
#else
#define regptr(addr) ((volatile u32 *const)(KSEG1ADDR(addr)))
#endif
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* System Logic and Peripherals (RESET, ELB, etc) registers *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
/* System Control register definitions */
2024-09-09 08:57:42 +00:00
#define DEV_ID_REG regptr(MSP_SLP_BASE + 0x00)
/* Device-ID RO */
#define FWR_ID_REG regptr(MSP_SLP_BASE + 0x04)
/* Firmware-ID Register RW */
#define SYS_ID_REG0 regptr(MSP_SLP_BASE + 0x08)
/* System-ID Register-0 RW */
#define SYS_ID_REG1 regptr(MSP_SLP_BASE + 0x0C)
/* System-ID Register-1 RW */
2024-09-09 08:52:07 +00:00
/* System Reset register definitions */
2024-09-09 08:57:42 +00:00
#define RST_STS_REG regptr(MSP_SLP_BASE + 0x10)
/* System Reset Status RO */
#define RST_SET_REG regptr(MSP_SLP_BASE + 0x14)
/* System Set Reset WO */
#define RST_CLR_REG regptr(MSP_SLP_BASE + 0x18)
/* System Clear Reset WO */
2024-09-09 08:52:07 +00:00
/* System Clock Registers */
#define PCI_SLP_REG regptr(MSP_SLP_BASE + 0x1C)
2024-09-09 08:57:42 +00:00
/* PCI clock generator RW */
2024-09-09 08:52:07 +00:00
#define URT_SLP_REG regptr(MSP_SLP_BASE + 0x20)
2024-09-09 08:57:42 +00:00
/* UART clock generator RW */
/* reserved (MSP_SLP_BASE + 0x24) */
/* reserved (MSP_SLP_BASE + 0x28) */
2024-09-09 08:52:07 +00:00
#define PLL1_SLP_REG regptr(MSP_SLP_BASE + 0x2C)
2024-09-09 08:57:42 +00:00
/* PLL1 clock generator RW */
2024-09-09 08:52:07 +00:00
#define PLL0_SLP_REG regptr(MSP_SLP_BASE + 0x30)
2024-09-09 08:57:42 +00:00
/* PLL0 clock generator RW */
2024-09-09 08:52:07 +00:00
#define MIPS_SLP_REG regptr(MSP_SLP_BASE + 0x34)
2024-09-09 08:57:42 +00:00
/* MIPS clock generator RW */
#define VE_SLP_REG regptr(MSP_SLP_BASE + 0x38)
2024-09-09 08:52:07 +00:00
/* Voice Eng clock generator RW */
2024-09-09 08:57:42 +00:00
/* reserved (MSP_SLP_BASE + 0x3C) */
2024-09-09 08:52:07 +00:00
#define MSB_SLP_REG regptr(MSP_SLP_BASE + 0x40)
/* MS-Bus clock generator RW */
#define SMAC_SLP_REG regptr(MSP_SLP_BASE + 0x44)
/* Sec & MAC clock generator RW */
#define PERF_SLP_REG regptr(MSP_SLP_BASE + 0x48)
/* Per & TDM clock generator RW */
/* Interrupt Controller Registers */
#define SLP_INT_STS_REG regptr(MSP_SLP_BASE + 0x70)
/* Interrupt status register RW */
#define SLP_INT_MSK_REG regptr(MSP_SLP_BASE + 0x74)
/* Interrupt enable/mask RW */
#define SE_MBOX_REG regptr(MSP_SLP_BASE + 0x78)
/* Security Engine mailbox RW */
#define VE_MBOX_REG regptr(MSP_SLP_BASE + 0x7C)
2024-09-09 08:57:42 +00:00
/* Voice Engine mailbox RW */
2024-09-09 08:52:07 +00:00
/* ELB Controller Registers */
#define CS0_CNFG_REG regptr(MSP_SLP_BASE + 0x80)
2024-09-09 08:57:42 +00:00
/* ELB CS0 Configuration Reg */
2024-09-09 08:52:07 +00:00
#define CS0_ADDR_REG regptr(MSP_SLP_BASE + 0x84)
2024-09-09 08:57:42 +00:00
/* ELB CS0 Base Address Reg */
2024-09-09 08:52:07 +00:00
#define CS0_MASK_REG regptr(MSP_SLP_BASE + 0x88)
2024-09-09 08:57:42 +00:00
/* ELB CS0 Mask Register */
2024-09-09 08:52:07 +00:00
#define CS0_ACCESS_REG regptr(MSP_SLP_BASE + 0x8C)
2024-09-09 08:57:42 +00:00
/* ELB CS0 access register */
2024-09-09 08:52:07 +00:00
#define CS1_CNFG_REG regptr(MSP_SLP_BASE + 0x90)
2024-09-09 08:57:42 +00:00
/* ELB CS1 Configuration Reg */
2024-09-09 08:52:07 +00:00
#define CS1_ADDR_REG regptr(MSP_SLP_BASE + 0x94)
2024-09-09 08:57:42 +00:00
/* ELB CS1 Base Address Reg */
2024-09-09 08:52:07 +00:00
#define CS1_MASK_REG regptr(MSP_SLP_BASE + 0x98)
2024-09-09 08:57:42 +00:00
/* ELB CS1 Mask Register */
2024-09-09 08:52:07 +00:00
#define CS1_ACCESS_REG regptr(MSP_SLP_BASE + 0x9C)
2024-09-09 08:57:42 +00:00
/* ELB CS1 access register */
2024-09-09 08:52:07 +00:00
#define CS2_CNFG_REG regptr(MSP_SLP_BASE + 0xA0)
2024-09-09 08:57:42 +00:00
/* ELB CS2 Configuration Reg */
2024-09-09 08:52:07 +00:00
#define CS2_ADDR_REG regptr(MSP_SLP_BASE + 0xA4)
2024-09-09 08:57:42 +00:00
/* ELB CS2 Base Address Reg */
2024-09-09 08:52:07 +00:00
#define CS2_MASK_REG regptr(MSP_SLP_BASE + 0xA8)
2024-09-09 08:57:42 +00:00
/* ELB CS2 Mask Register */
2024-09-09 08:52:07 +00:00
#define CS2_ACCESS_REG regptr(MSP_SLP_BASE + 0xAC)
2024-09-09 08:57:42 +00:00
/* ELB CS2 access register */
2024-09-09 08:52:07 +00:00
#define CS3_CNFG_REG regptr(MSP_SLP_BASE + 0xB0)
2024-09-09 08:57:42 +00:00
/* ELB CS3 Configuration Reg */
2024-09-09 08:52:07 +00:00
#define CS3_ADDR_REG regptr(MSP_SLP_BASE + 0xB4)
2024-09-09 08:57:42 +00:00
/* ELB CS3 Base Address Reg */
2024-09-09 08:52:07 +00:00
#define CS3_MASK_REG regptr(MSP_SLP_BASE + 0xB8)
2024-09-09 08:57:42 +00:00
/* ELB CS3 Mask Register */
2024-09-09 08:52:07 +00:00
#define CS3_ACCESS_REG regptr(MSP_SLP_BASE + 0xBC)
2024-09-09 08:57:42 +00:00
/* ELB CS3 access register */
2024-09-09 08:52:07 +00:00
#define CS4_CNFG_REG regptr(MSP_SLP_BASE + 0xC0)
2024-09-09 08:57:42 +00:00
/* ELB CS4 Configuration Reg */
2024-09-09 08:52:07 +00:00
#define CS4_ADDR_REG regptr(MSP_SLP_BASE + 0xC4)
2024-09-09 08:57:42 +00:00
/* ELB CS4 Base Address Reg */
2024-09-09 08:52:07 +00:00
#define CS4_MASK_REG regptr(MSP_SLP_BASE + 0xC8)
2024-09-09 08:57:42 +00:00
/* ELB CS4 Mask Register */
2024-09-09 08:52:07 +00:00
#define CS4_ACCESS_REG regptr(MSP_SLP_BASE + 0xCC)
2024-09-09 08:57:42 +00:00
/* ELB CS4 access register */
2024-09-09 08:52:07 +00:00
#define CS5_CNFG_REG regptr(MSP_SLP_BASE + 0xD0)
2024-09-09 08:57:42 +00:00
/* ELB CS5 Configuration Reg */
2024-09-09 08:52:07 +00:00
#define CS5_ADDR_REG regptr(MSP_SLP_BASE + 0xD4)
2024-09-09 08:57:42 +00:00
/* ELB CS5 Base Address Reg */
2024-09-09 08:52:07 +00:00
#define CS5_MASK_REG regptr(MSP_SLP_BASE + 0xD8)
2024-09-09 08:57:42 +00:00
/* ELB CS5 Mask Register */
2024-09-09 08:52:07 +00:00
#define CS5_ACCESS_REG regptr(MSP_SLP_BASE + 0xDC)
2024-09-09 08:57:42 +00:00
/* ELB CS5 access register */
2024-09-09 08:52:07 +00:00
2024-09-09 08:57:42 +00:00
/* reserved 0xE0 - 0xE8 */
2024-09-09 08:52:07 +00:00
#define ELB_1PC_EN_REG regptr(MSP_SLP_BASE + 0xEC)
2024-09-09 08:57:42 +00:00
/* ELB single PC card detect */
2024-09-09 08:52:07 +00:00
2024-09-09 08:57:42 +00:00
/* reserved 0xF0 - 0xF8 */
#define ELB_CLK_CFG_REG regptr(MSP_SLP_BASE + 0xFC)
/* SDRAM read/ELB timing Reg */
2024-09-09 08:52:07 +00:00
/* Extended UART status registers */
#define UART0_STATUS_REG regptr(MSP_UART0_BASE + 0x0c0)
2024-09-09 08:57:42 +00:00
/* UART Status Register 0 */
2024-09-09 08:52:07 +00:00
#define UART1_STATUS_REG regptr(MSP_UART1_BASE + 0x170)
2024-09-09 08:57:42 +00:00
/* UART Status Register 1 */
2024-09-09 08:52:07 +00:00
/* Performance monitoring registers */
#define PERF_MON_CTRL_REG regptr(MSP_SLP_BASE + 0x140)
2024-09-09 08:57:42 +00:00
/* Performance monitor control */
2024-09-09 08:52:07 +00:00
#define PERF_MON_CLR_REG regptr(MSP_SLP_BASE + 0x144)
2024-09-09 08:57:42 +00:00
/* Performance monitor clear */
2024-09-09 08:52:07 +00:00
#define PERF_MON_CNTH_REG regptr(MSP_SLP_BASE + 0x148)
2024-09-09 08:57:42 +00:00
/* Perf monitor counter high */
2024-09-09 08:52:07 +00:00
#define PERF_MON_CNTL_REG regptr(MSP_SLP_BASE + 0x14C)
2024-09-09 08:57:42 +00:00
/* Perf monitor counter low */
2024-09-09 08:52:07 +00:00
/* System control registers */
#define SYS_CTRL_REG regptr(MSP_SLP_BASE + 0x150)
2024-09-09 08:57:42 +00:00
/* System control register */
2024-09-09 08:52:07 +00:00
#define SYS_ERR1_REG regptr(MSP_SLP_BASE + 0x154)
2024-09-09 08:57:42 +00:00
/* System Error status 1 */
2024-09-09 08:52:07 +00:00
#define SYS_ERR2_REG regptr(MSP_SLP_BASE + 0x158)
2024-09-09 08:57:42 +00:00
/* System Error status 2 */
2024-09-09 08:52:07 +00:00
#define SYS_INT_CFG_REG regptr(MSP_SLP_BASE + 0x15C)
2024-09-09 08:57:42 +00:00
/* System Interrupt config */
2024-09-09 08:52:07 +00:00
/* Voice Engine Memory configuration */
#define VE_MEM_REG regptr(MSP_SLP_BASE + 0x17C)
2024-09-09 08:57:42 +00:00
/* Voice engine memory config */
2024-09-09 08:52:07 +00:00
/* CPU/SLP Error Status registers */
#define CPU_ERR1_REG regptr(MSP_SLP_BASE + 0x180)
2024-09-09 08:57:42 +00:00
/* CPU/SLP Error status 1 */
2024-09-09 08:52:07 +00:00
#define CPU_ERR2_REG regptr(MSP_SLP_BASE + 0x184)
2024-09-09 08:57:42 +00:00
/* CPU/SLP Error status 1 */
2024-09-09 08:52:07 +00:00
2024-09-09 08:57:42 +00:00
/* Extended GPIO registers */
2024-09-09 08:52:07 +00:00
#define EXTENDED_GPIO1_REG regptr(MSP_SLP_BASE + 0x188)
#define EXTENDED_GPIO2_REG regptr(MSP_SLP_BASE + 0x18c)
#define EXTENDED_GPIO_REG EXTENDED_GPIO1_REG
/* Backward-compatibility */
/* System Error registers */
#define SLP_ERR_STS_REG regptr(MSP_SLP_BASE + 0x190)
2024-09-09 08:57:42 +00:00
/* Int status for SLP errors */
2024-09-09 08:52:07 +00:00
#define SLP_ERR_MSK_REG regptr(MSP_SLP_BASE + 0x194)
2024-09-09 08:57:42 +00:00
/* Int mask for SLP errors */
2024-09-09 08:52:07 +00:00
#define SLP_ELB_ERST_REG regptr(MSP_SLP_BASE + 0x198)
2024-09-09 08:57:42 +00:00
/* External ELB reset */
2024-09-09 08:52:07 +00:00
#define SLP_BOOT_STS_REG regptr(MSP_SLP_BASE + 0x19C)
2024-09-09 08:57:42 +00:00
/* Boot Status */
2024-09-09 08:52:07 +00:00
/* Extended ELB addressing */
#define CS0_EXT_ADDR_REG regptr(MSP_SLP_BASE + 0x1A0)
2024-09-09 08:57:42 +00:00
/* CS0 Extended address */
2024-09-09 08:52:07 +00:00
#define CS1_EXT_ADDR_REG regptr(MSP_SLP_BASE + 0x1A4)
2024-09-09 08:57:42 +00:00
/* CS1 Extended address */
2024-09-09 08:52:07 +00:00
#define CS2_EXT_ADDR_REG regptr(MSP_SLP_BASE + 0x1A8)
2024-09-09 08:57:42 +00:00
/* CS2 Extended address */
2024-09-09 08:52:07 +00:00
#define CS3_EXT_ADDR_REG regptr(MSP_SLP_BASE + 0x1AC)
2024-09-09 08:57:42 +00:00
/* CS3 Extended address */
/* reserved 0x1B0 */
2024-09-09 08:52:07 +00:00
#define CS5_EXT_ADDR_REG regptr(MSP_SLP_BASE + 0x1B4)
2024-09-09 08:57:42 +00:00
/* CS5 Extended address */
2024-09-09 08:52:07 +00:00
/* PLL Adjustment registers */
#define PLL_LOCK_REG regptr(MSP_SLP_BASE + 0x200)
2024-09-09 08:57:42 +00:00
/* PLL0 lock status */
2024-09-09 08:52:07 +00:00
#define PLL_ARST_REG regptr(MSP_SLP_BASE + 0x204)
2024-09-09 08:57:42 +00:00
/* PLL Analog reset status */
2024-09-09 08:52:07 +00:00
#define PLL0_ADJ_REG regptr(MSP_SLP_BASE + 0x208)
2024-09-09 08:57:42 +00:00
/* PLL0 Adjustment value */
2024-09-09 08:52:07 +00:00
#define PLL1_ADJ_REG regptr(MSP_SLP_BASE + 0x20C)
2024-09-09 08:57:42 +00:00
/* PLL1 Adjustment value */
2024-09-09 08:52:07 +00:00
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* Peripheral Register definitions *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
/* Peripheral status */
#define PER_CTRL_REG regptr(MSP_PER_BASE + 0x50)
2024-09-09 08:57:42 +00:00
/* Peripheral control register */
2024-09-09 08:52:07 +00:00
#define PER_STS_REG regptr(MSP_PER_BASE + 0x54)
2024-09-09 08:57:42 +00:00
/* Peripheral status register */
2024-09-09 08:52:07 +00:00
/* SPI/MPI Registers */
#define SMPI_TX_SZ_REG regptr(MSP_PER_BASE + 0x58)
2024-09-09 08:57:42 +00:00
/* SPI/MPI Tx Size register */
2024-09-09 08:52:07 +00:00
#define SMPI_RX_SZ_REG regptr(MSP_PER_BASE + 0x5C)
2024-09-09 08:57:42 +00:00
/* SPI/MPI Rx Size register */
2024-09-09 08:52:07 +00:00
#define SMPI_CTL_REG regptr(MSP_PER_BASE + 0x60)
2024-09-09 08:57:42 +00:00
/* SPI/MPI Control register */
2024-09-09 08:52:07 +00:00
#define SMPI_MS_REG regptr(MSP_PER_BASE + 0x64)
2024-09-09 08:57:42 +00:00
/* SPI/MPI Chip Select reg */
2024-09-09 08:52:07 +00:00
#define SMPI_CORE_DATA_REG regptr(MSP_PER_BASE + 0xC0)
2024-09-09 08:57:42 +00:00
/* SPI/MPI Core Data reg */
2024-09-09 08:52:07 +00:00
#define SMPI_CORE_CTRL_REG regptr(MSP_PER_BASE + 0xC4)
2024-09-09 08:57:42 +00:00
/* SPI/MPI Core Control reg */
2024-09-09 08:52:07 +00:00
#define SMPI_CORE_STAT_REG regptr(MSP_PER_BASE + 0xC8)
2024-09-09 08:57:42 +00:00
/* SPI/MPI Core Status reg */
2024-09-09 08:52:07 +00:00
#define SMPI_CORE_SSEL_REG regptr(MSP_PER_BASE + 0xCC)
2024-09-09 08:57:42 +00:00
/* SPI/MPI Core Ssel reg */
2024-09-09 08:52:07 +00:00
#define SMPI_FIFO_REG regptr(MSP_PER_BASE + 0xD0)
2024-09-09 08:57:42 +00:00
/* SPI/MPI Data FIFO reg */
2024-09-09 08:52:07 +00:00
2024-09-09 08:57:42 +00:00
/* Peripheral Block Error Registers */
2024-09-09 08:52:07 +00:00
#define PER_ERR_STS_REG regptr(MSP_PER_BASE + 0x70)
2024-09-09 08:57:42 +00:00
/* Error Bit Status Register */
2024-09-09 08:52:07 +00:00
#define PER_ERR_MSK_REG regptr(MSP_PER_BASE + 0x74)
2024-09-09 08:57:42 +00:00
/* Error Bit Mask Register */
2024-09-09 08:52:07 +00:00
#define PER_HDR1_REG regptr(MSP_PER_BASE + 0x78)
2024-09-09 08:57:42 +00:00
/* Error Header 1 Register */
2024-09-09 08:52:07 +00:00
#define PER_HDR2_REG regptr(MSP_PER_BASE + 0x7C)
2024-09-09 08:57:42 +00:00
/* Error Header 2 Register */
2024-09-09 08:52:07 +00:00
2024-09-09 08:57:42 +00:00
/* Peripheral Block Interrupt Registers */
2024-09-09 08:52:07 +00:00
#define PER_INT_STS_REG regptr(MSP_PER_BASE + 0x80)
2024-09-09 08:57:42 +00:00
/* Interrupt status register */
2024-09-09 08:52:07 +00:00
#define PER_INT_MSK_REG regptr(MSP_PER_BASE + 0x84)
2024-09-09 08:57:42 +00:00
/* Interrupt Mask Register */
2024-09-09 08:52:07 +00:00
#define GPIO_INT_STS_REG regptr(MSP_PER_BASE + 0x88)
2024-09-09 08:57:42 +00:00
/* GPIO interrupt status reg */
2024-09-09 08:52:07 +00:00
#define GPIO_INT_MSK_REG regptr(MSP_PER_BASE + 0x8C)
2024-09-09 08:57:42 +00:00
/* GPIO interrupt MASK Reg */
2024-09-09 08:52:07 +00:00
2024-09-09 08:57:42 +00:00
/* POLO GPIO registers */
2024-09-09 08:52:07 +00:00
#define POLO_GPIO_DAT1_REG regptr(MSP_PER_BASE + 0x0E0)
2024-09-09 08:57:42 +00:00
/* Polo GPIO[8:0] data reg */
2024-09-09 08:52:07 +00:00
#define POLO_GPIO_CFG1_REG regptr(MSP_PER_BASE + 0x0E4)
2024-09-09 08:57:42 +00:00
/* Polo GPIO[7:0] config reg */
2024-09-09 08:52:07 +00:00
#define POLO_GPIO_CFG2_REG regptr(MSP_PER_BASE + 0x0E8)
2024-09-09 08:57:42 +00:00
/* Polo GPIO[15:8] config reg */
2024-09-09 08:52:07 +00:00
#define POLO_GPIO_OD1_REG regptr(MSP_PER_BASE + 0x0EC)
/* Polo GPIO[31:0] output drive */
#define POLO_GPIO_CFG3_REG regptr(MSP_PER_BASE + 0x170)
2024-09-09 08:57:42 +00:00
/* Polo GPIO[23:16] config reg */
2024-09-09 08:52:07 +00:00
#define POLO_GPIO_DAT2_REG regptr(MSP_PER_BASE + 0x174)
2024-09-09 08:57:42 +00:00
/* Polo GPIO[15:9] data reg */
2024-09-09 08:52:07 +00:00
#define POLO_GPIO_DAT3_REG regptr(MSP_PER_BASE + 0x178)
2024-09-09 08:57:42 +00:00
/* Polo GPIO[23:16] data reg */
2024-09-09 08:52:07 +00:00
#define POLO_GPIO_DAT4_REG regptr(MSP_PER_BASE + 0x17C)
2024-09-09 08:57:42 +00:00
/* Polo GPIO[31:24] data reg */
2024-09-09 08:52:07 +00:00
#define POLO_GPIO_DAT5_REG regptr(MSP_PER_BASE + 0x180)
2024-09-09 08:57:42 +00:00
/* Polo GPIO[39:32] data reg */
2024-09-09 08:52:07 +00:00
#define POLO_GPIO_DAT6_REG regptr(MSP_PER_BASE + 0x184)
2024-09-09 08:57:42 +00:00
/* Polo GPIO[47:40] data reg */
2024-09-09 08:52:07 +00:00
#define POLO_GPIO_DAT7_REG regptr(MSP_PER_BASE + 0x188)
2024-09-09 08:57:42 +00:00
/* Polo GPIO[54:48] data reg */
2024-09-09 08:52:07 +00:00
#define POLO_GPIO_CFG4_REG regptr(MSP_PER_BASE + 0x18C)
2024-09-09 08:57:42 +00:00
/* Polo GPIO[31:24] config reg */
2024-09-09 08:52:07 +00:00
#define POLO_GPIO_CFG5_REG regptr(MSP_PER_BASE + 0x190)
2024-09-09 08:57:42 +00:00
/* Polo GPIO[39:32] config reg */
2024-09-09 08:52:07 +00:00
#define POLO_GPIO_CFG6_REG regptr(MSP_PER_BASE + 0x194)
2024-09-09 08:57:42 +00:00
/* Polo GPIO[47:40] config reg */
2024-09-09 08:52:07 +00:00
#define POLO_GPIO_CFG7_REG regptr(MSP_PER_BASE + 0x198)
2024-09-09 08:57:42 +00:00
/* Polo GPIO[54:48] config reg */
2024-09-09 08:52:07 +00:00
#define POLO_GPIO_OD2_REG regptr(MSP_PER_BASE + 0x19C)
/* Polo GPIO[54:32] output drive */
2024-09-09 08:57:42 +00:00
/* Generic GPIO registers */
2024-09-09 08:52:07 +00:00
#define GPIO_DATA1_REG regptr(MSP_PER_BASE + 0x170)
2024-09-09 08:57:42 +00:00
/* GPIO[1:0] data register */
2024-09-09 08:52:07 +00:00
#define GPIO_DATA2_REG regptr(MSP_PER_BASE + 0x174)
2024-09-09 08:57:42 +00:00
/* GPIO[5:2] data register */
2024-09-09 08:52:07 +00:00
#define GPIO_DATA3_REG regptr(MSP_PER_BASE + 0x178)
2024-09-09 08:57:42 +00:00
/* GPIO[9:6] data register */
2024-09-09 08:52:07 +00:00
#define GPIO_DATA4_REG regptr(MSP_PER_BASE + 0x17C)
2024-09-09 08:57:42 +00:00
/* GPIO[15:10] data register */
2024-09-09 08:52:07 +00:00
#define GPIO_CFG1_REG regptr(MSP_PER_BASE + 0x180)
2024-09-09 08:57:42 +00:00
/* GPIO[1:0] config register */
2024-09-09 08:52:07 +00:00
#define GPIO_CFG2_REG regptr(MSP_PER_BASE + 0x184)
2024-09-09 08:57:42 +00:00
/* GPIO[5:2] config register */
2024-09-09 08:52:07 +00:00
#define GPIO_CFG3_REG regptr(MSP_PER_BASE + 0x188)
2024-09-09 08:57:42 +00:00
/* GPIO[9:6] config register */
2024-09-09 08:52:07 +00:00
#define GPIO_CFG4_REG regptr(MSP_PER_BASE + 0x18C)
2024-09-09 08:57:42 +00:00
/* GPIO[15:10] config register */
2024-09-09 08:52:07 +00:00
#define GPIO_OD_REG regptr(MSP_PER_BASE + 0x190)
2024-09-09 08:57:42 +00:00
/* GPIO[15:0] output drive */
2024-09-09 08:52:07 +00:00
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* CPU Interface register definitions *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
#define PCI_FLUSH_REG regptr(MSP_CPUIF_BASE + 0x00)
/* PCI-SDRAM queue flush trigger */
#define OCP_ERR1_REG regptr(MSP_CPUIF_BASE + 0x04)
2024-09-09 08:57:42 +00:00
/* OCP Error Attribute 1 */
2024-09-09 08:52:07 +00:00
#define OCP_ERR2_REG regptr(MSP_CPUIF_BASE + 0x08)
2024-09-09 08:57:42 +00:00
/* OCP Error Attribute 2 */
2024-09-09 08:52:07 +00:00
#define OCP_STS_REG regptr(MSP_CPUIF_BASE + 0x0C)
2024-09-09 08:57:42 +00:00
/* OCP Error Status */
2024-09-09 08:52:07 +00:00
#define CPUIF_PM_REG regptr(MSP_CPUIF_BASE + 0x10)
2024-09-09 08:57:42 +00:00
/* CPU policy configuration */
2024-09-09 08:52:07 +00:00
#define CPUIF_CFG_REG regptr(MSP_CPUIF_BASE + 0x10)
2024-09-09 08:57:42 +00:00
/* Misc configuration options */
2024-09-09 08:52:07 +00:00
/* Central Interrupt Controller Registers */
#define MSP_CIC_BASE (MSP_CPUIF_BASE + 0x8000)
2024-09-09 08:57:42 +00:00
/* Central Interrupt registers */
2024-09-09 08:52:07 +00:00
#define CIC_EXT_CFG_REG regptr(MSP_CIC_BASE + 0x00)
2024-09-09 08:57:42 +00:00
/* External interrupt config */
2024-09-09 08:52:07 +00:00
#define CIC_STS_REG regptr(MSP_CIC_BASE + 0x04)
2024-09-09 08:57:42 +00:00
/* CIC Interrupt Status */
2024-09-09 08:52:07 +00:00
#define CIC_VPE0_MSK_REG regptr(MSP_CIC_BASE + 0x08)
2024-09-09 08:57:42 +00:00
/* VPE0 Interrupt Mask */
2024-09-09 08:52:07 +00:00
#define CIC_VPE1_MSK_REG regptr(MSP_CIC_BASE + 0x0C)
2024-09-09 08:57:42 +00:00
/* VPE1 Interrupt Mask */
2024-09-09 08:52:07 +00:00
#define CIC_TC0_MSK_REG regptr(MSP_CIC_BASE + 0x10)
2024-09-09 08:57:42 +00:00
/* Thread Context 0 Int Mask */
2024-09-09 08:52:07 +00:00
#define CIC_TC1_MSK_REG regptr(MSP_CIC_BASE + 0x14)
2024-09-09 08:57:42 +00:00
/* Thread Context 1 Int Mask */
2024-09-09 08:52:07 +00:00
#define CIC_TC2_MSK_REG regptr(MSP_CIC_BASE + 0x18)
2024-09-09 08:57:42 +00:00
/* Thread Context 2 Int Mask */
2024-09-09 08:52:07 +00:00
#define CIC_TC3_MSK_REG regptr(MSP_CIC_BASE + 0x18)
2024-09-09 08:57:42 +00:00
/* Thread Context 3 Int Mask */
2024-09-09 08:52:07 +00:00
#define CIC_TC4_MSK_REG regptr(MSP_CIC_BASE + 0x18)
2024-09-09 08:57:42 +00:00
/* Thread Context 4 Int Mask */
2024-09-09 08:52:07 +00:00
#define CIC_PCIMSI_STS_REG regptr(MSP_CIC_BASE + 0x18)
#define CIC_PCIMSI_MSK_REG regptr(MSP_CIC_BASE + 0x18)
#define CIC_PCIFLSH_REG regptr(MSP_CIC_BASE + 0x18)
#define CIC_VPE0_SWINT_REG regptr(MSP_CIC_BASE + 0x08)
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* Memory controller registers *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
#define MEM_CFG1_REG regptr(MSP_MEM_CFG_BASE + 0x00)
#define MEM_SS_ADDR regptr(MSP_MEM_CFG_BASE + 0x00)
#define MEM_SS_DATA regptr(MSP_MEM_CFG_BASE + 0x04)
#define MEM_SS_WRITE regptr(MSP_MEM_CFG_BASE + 0x08)
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* PCI controller registers *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
#define PCI_BASE_REG regptr(MSP_PCI_BASE + 0x00)
#define PCI_CONFIG_SPACE_REG regptr(MSP_PCI_BASE + 0x800)
#define PCI_JTAG_DEVID_REG regptr(MSP_SLP_BASE + 0x13c)
/*
########################################################################
2024-09-09 08:57:42 +00:00
# Register content & macro definitions #
2024-09-09 08:52:07 +00:00
########################################################################
*/
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* DEV_ID defines *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
2024-09-09 08:57:42 +00:00
#define DEV_ID_PCI_DIS (1 << 26) /* Set if PCI disabled */
#define DEV_ID_PCI_HOST (1 << 20) /* Set if PCI host */
#define DEV_ID_SINGLE_PC (1 << 19) /* Set if single PC Card */
#define DEV_ID_FAMILY (0xff << 8) /* family ID code */
#define POLO_ZEUS_SUB_FAMILY (0x7 << 16) /* sub family for Polo/Zeus */
2024-09-09 08:52:07 +00:00
2024-09-09 08:57:42 +00:00
#define MSPFPGA_ID (0x00 << 8) /* you are on your own here */
2024-09-09 08:52:07 +00:00
#define MSP5000_ID (0x50 << 8)
2024-09-09 08:57:42 +00:00
#define MSP4F00_ID (0x4f << 8) /* FPGA version of MSP4200 */
#define MSP4E00_ID (0x4f << 8) /* FPGA version of MSP7120 */
2024-09-09 08:52:07 +00:00
#define MSP4200_ID (0x42 << 8)
#define MSP4000_ID (0x40 << 8)
#define MSP2XXX_ID (0x20 << 8)
#define MSPZEUS_ID (0x10 << 8)
#define MSP2004_SUB_ID (0x0 << 16)
#define MSP2005_SUB_ID (0x1 << 16)
#define MSP2006_SUB_ID (0x1 << 16)
#define MSP2007_SUB_ID (0x2 << 16)
#define MSP2010_SUB_ID (0x3 << 16)
#define MSP2015_SUB_ID (0x4 << 16)
#define MSP2020_SUB_ID (0x5 << 16)
#define MSP2100_SUB_ID (0x6 << 16)
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* RESET defines *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
2024-09-09 08:57:42 +00:00
#define MSP_GR_RST (0x01 << 0) /* Global reset bit */
#define MSP_MR_RST (0x01 << 1) /* MIPS reset bit */
#define MSP_PD_RST (0x01 << 2) /* PVC DMA reset bit */
#define MSP_PP_RST (0x01 << 3) /* PVC reset bit */
/* reserved */
#define MSP_EA_RST (0x01 << 6) /* Mac A reset bit */
#define MSP_EB_RST (0x01 << 7) /* Mac B reset bit */
#define MSP_SE_RST (0x01 << 8) /* Security Eng reset bit */
#define MSP_PB_RST (0x01 << 9) /* Per block reset bit */
#define MSP_EC_RST (0x01 << 10) /* Mac C reset bit */
#define MSP_TW_RST (0x01 << 11) /* TWI reset bit */
#define MSP_SPI_RST (0x01 << 12) /* SPI/MPI reset bit */
#define MSP_U1_RST (0x01 << 13) /* UART1 reset bit */
#define MSP_U0_RST (0x01 << 14) /* UART0 reset bit */
2024-09-09 08:52:07 +00:00
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* UART defines *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
#define MSP_BASE_BAUD 25000000
#define MSP_UART_REG_LEN 0x20
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* ELB defines *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
2024-09-09 08:57:42 +00:00
#define PCCARD_32 0x02 /* Set if is PCCARD 32 (Cardbus) */
#define SINGLE_PCCARD 0x01 /* Set to enable single PC card */
2024-09-09 08:52:07 +00:00
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* CIC defines *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
/* CIC_EXT_CFG_REG */
#define EXT_INT_POL(eirq) (1 << (eirq + 8))
#define EXT_INT_EDGE(eirq) (1 << eirq)
#define CIC_EXT_SET_TRIGGER_LEVEL(reg, eirq) (reg &= ~EXT_INT_EDGE(eirq))
#define CIC_EXT_SET_TRIGGER_EDGE(reg, eirq) (reg |= EXT_INT_EDGE(eirq))
#define CIC_EXT_SET_ACTIVE_HI(reg, eirq) (reg |= EXT_INT_POL(eirq))
#define CIC_EXT_SET_ACTIVE_LO(reg, eirq) (reg &= ~EXT_INT_POL(eirq))
#define CIC_EXT_SET_ACTIVE_RISING CIC_EXT_SET_ACTIVE_HI
#define CIC_EXT_SET_ACTIVE_FALLING CIC_EXT_SET_ACTIVE_LO
#define CIC_EXT_IS_TRIGGER_LEVEL(reg, eirq) \
((reg & EXT_INT_EDGE(eirq)) == 0)
#define CIC_EXT_IS_TRIGGER_EDGE(reg, eirq) (reg & EXT_INT_EDGE(eirq))
#define CIC_EXT_IS_ACTIVE_HI(reg, eirq) (reg & EXT_INT_POL(eirq))
#define CIC_EXT_IS_ACTIVE_LO(reg, eirq) \
((reg & EXT_INT_POL(eirq)) == 0)
#define CIC_EXT_IS_ACTIVE_RISING CIC_EXT_IS_ACTIVE_HI
#define CIC_EXT_IS_ACTIVE_FALLING CIC_EXT_IS_ACTIVE_LO
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* Memory Controller defines *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
/* Indirect memory controller registers */
#define DDRC_CFG(n) (n)
#define DDRC_DEBUG(n) (0x04 + n)
#define DDRC_CTL(n) (0x40 + n)
/* Macro to perform DDRC indirect write */
#define DDRC_INDIRECT_WRITE(reg, mask, value) \
({ \
*MEM_SS_ADDR = (((mask) & 0xf) << 8) | ((reg) & 0xff); \
*MEM_SS_DATA = (value); \
*MEM_SS_WRITE = 1; \
})
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* SPI/MPI Mode *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
#define SPI_MPI_RX_BUSY 0x00008000 /* SPI/MPI Receive Busy */
2024-09-09 08:57:42 +00:00
#define SPI_MPI_FIFO_EMPTY 0x00004000 /* SPI/MPI Fifo Empty */
2024-09-09 08:52:07 +00:00
#define SPI_MPI_TX_BUSY 0x00002000 /* SPI/MPI Transmit Busy */
2024-09-09 08:57:42 +00:00
#define SPI_MPI_FIFO_FULL 0x00001000 /* SPI/MPU FIFO full */
2024-09-09 08:52:07 +00:00
/*
***************************************************************************
2024-09-09 08:57:42 +00:00
* SPI/MPI Control Register *
2024-09-09 08:52:07 +00:00
***************************************************************************
*/
#define SPI_MPI_RX_START 0x00000004 /* Start receive command */
#define SPI_MPI_FLUSH_Q 0x00000002 /* Flush SPI/MPI Queue */
#define SPI_MPI_TX_START 0x00000001 /* Start Transmit Command */
#endif /* !_ASM_MSP_REGS_H */